From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mail-pl0-f66.google.com (mail-pl0-f66.google.com [209.85.160.66]) by dpdk.org (Postfix) with ESMTP id D38B01BB0C for ; Sat, 23 Jun 2018 04:38:58 +0200 (CEST) Received: by mail-pl0-f66.google.com with SMTP id 30-v6so4266353pld.13 for ; Fri, 22 Jun 2018 19:38:58 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=networkplumber-org.20150623.gappssmtp.com; s=20150623; h=date:from:to:cc:subject:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=X+kGmKssbEimtmka8Kvb7RoYrhIBgi/bCKKtF5vDZYY=; b=DLNyl7dcurSFfff/3J3ZB6drzSW4ABqUBSKS+n3hopnq3yFDdpQcGm7Edo0zzoxq5y LY4aXDEJuRT0MeEcv3kRz9HwRKY/ipmbf8nY8yZjE255Q5UYE/+ffScJFpF5A08VVILs XpZVzrf60eODnF+/C82Qb3RAPDrhUyF9wk2s+ps4dHV2TvhR0SpviinPNe6ASNHkSG39 pnuXbQgSJi7sQVzikFRATdtTCGFx++03QrnMzg0rOJLIerjo053Hw3NJeVwNrFGIErdo bkTrzzuT7tA489hDGRQp5Q2Ed1bjJY2xrrhxMgABqNEe+Ia3CJYUDqxcktcFbTgLMu/V kF6A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=X+kGmKssbEimtmka8Kvb7RoYrhIBgi/bCKKtF5vDZYY=; b=fyF+bxbNzhhcoTbyjLpCOSmfDQixFgbHf4vziYlJAaEaYb2S3MIR8TfjPKOUilCScJ 2Y0FHgQnpwqlWyWSdQaFPMo/yl/Rlku9Uuo2n8evQ4Gscu8qRTQ0h69iFxd0sIBkVZqV Bgga2q2MAV/KLy460pXijk/fA3xRiLB3cqIfadEuKR4VYmaVlYGK2p6K6XY0iwbo0nh0 mvAfH0LhrzQ9iUyl8l5fAQVyze5ssnpj4c466in+Cfklm/W2rz3OEbQEyoc0FX9NAjMc WVcUuZgqo+QDUbnDF89KXu05wnJMRV9eG1fJjRWoL/TWIAOFP6ga+VWsExcEA3euzW6h Xv7w== X-Gm-Message-State: APt69E25njBarAWEdKzUlmbVXuFwintXEmaJCP30q+IfEDp0vJ1iyKiu 77APVmfI8wg/mkOU7Y+BY4Q0ShMVq78= X-Google-Smtp-Source: ADUXVKKCPj+p7fR92MAkdx4c3g5zSULGbCAlWxLaxfLuNNuJqrWfzyltzCFuMD/Jb4YVCGaEX9MA+A== X-Received: by 2002:a17:902:e10f:: with SMTP id cc15-v6mr2305151plb.100.1529682271583; Fri, 22 Jun 2018 08:44:31 -0700 (PDT) Received: from xeon-e3 (204-195-35-107.wavecable.com. [204.195.35.107]) by smtp.gmail.com with ESMTPSA id j23-v6sm12274999pfi.137.2018.06.22.08.44.30 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Fri, 22 Jun 2018 08:44:31 -0700 (PDT) Date: Fri, 22 Jun 2018 08:44:28 -0700 From: Stephen Hemminger To: Qi Zhang Cc: beilei.xing@intel.com, jingjing.wu@intel.com, de.yu@intel.com, dev@dpdk.org Message-ID: <20180622084428.61154907@xeon-e3> In-Reply-To: <20180622004414.28849-1-qi.z.zhang@intel.com> References: <20180622004414.28849-1-qi.z.zhang@intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit Subject: Re: [dpdk-dev] [PATCH v2] net/i40e: remove VF interrupt handler X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.15 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , X-List-Received-Date: Sat, 23 Jun 2018 02:38:59 -0000 On Fri, 22 Jun 2018 08:44:14 +0800 Qi Zhang wrote: > For i40evf, internal rx interrupt and adminq interrupt share the same > source, that cause a lot cpu cycles be wasted on interrupt handler > on rx path. This is complained by customers which require low latency > (when set I40E_ITR_INTERVAL to small value), but have to be sufferred by > tremendous interrupts handling that eat significant CPU resources. > > The patch disable pci interrupt and remove the interrupt handler, > replace it with a low frequency (50ms) interrupt polling daemon > which is implemented by registering a alarm callback periodly, this > save CPU time significently: On a typical x86 server with 2.1GHz CPU, > with low latency configure (32us) we saw CPU usage from top commmand > reduced from 20% to 0% on management core in testpmd). > > Also with the new method we can remove compile option: I40E_ITR_INTERVAL > which is used to balance between low latency and low CPU usage previously. > Now we don't need it since we can reach both at same time. > > Suggested-by: Jingjing Wu > Signed-off-by: Qi Zhang > --- > > v2: > - update doc > > config/common_base | 2 -- > doc/guides/nics/i40e.rst | 5 ----- > drivers/net/i40e/i40e_ethdev.c | 3 +-- > drivers/net/i40e/i40e_ethdev.h | 22 +++++++++++----------- > drivers/net/i40e/i40e_ethdev_vf.c | 36 ++++++++++++++---------------------- > 5 files changed, 26 insertions(+), 42 deletions(-) > > diff --git a/config/common_base b/config/common_base > index 6b0d1cbbb..9e21c6865 100644 > --- a/config/common_base > +++ b/config/common_base > @@ -264,8 +264,6 @@ CONFIG_RTE_LIBRTE_I40E_INC_VECTOR=y > CONFIG_RTE_LIBRTE_I40E_16BYTE_RX_DESC=n > CONFIG_RTE_LIBRTE_I40E_QUEUE_NUM_PER_PF=64 > CONFIG_RTE_LIBRTE_I40E_QUEUE_NUM_PER_VM=4 > -# interval up to 8160 us, aligned to 2 (or default value) > -CONFIG_RTE_LIBRTE_I40E_ITR_INTERVAL=-1 > > # > # Compile burst-oriented FM10K PMD > diff --git a/doc/guides/nics/i40e.rst b/doc/guides/nics/i40e.rst > index 18549bf5a..3fc4ceac7 100644 > --- a/doc/guides/nics/i40e.rst > +++ b/doc/guides/nics/i40e.rst > @@ -96,11 +96,6 @@ Please note that enabling debugging options may affect system performance. > > Number of queues reserved for each VMDQ Pool. > > -- ``CONFIG_RTE_LIBRTE_I40E_ITR_INTERVAL`` (default ``-1``) > - > - Interrupt Throttling interval. > - > - > Runtime Config Options > ~~~~~~~~~~~~~~~~~~~~~~ > > diff --git a/drivers/net/i40e/i40e_ethdev.c b/drivers/net/i40e/i40e_ethdev.c > index 13c5d3296..c8f9566e0 100644 > --- a/drivers/net/i40e/i40e_ethdev.c > +++ b/drivers/net/i40e/i40e_ethdev.c > @@ -1829,8 +1829,7 @@ __vsi_queues_bind_intr(struct i40e_vsi *vsi, uint16_t msix_vect, > /* Write first RX queue to Link list register as the head element */ > if (vsi->type != I40E_VSI_SRIOV) { > uint16_t interval = > - i40e_calc_itr_interval(RTE_LIBRTE_I40E_ITR_INTERVAL, 1, > - pf->support_multi_driver); > + i40e_calc_itr_interval(1, pf->support_multi_driver); > > if (msix_vect == I40E_MISC_VEC_ID) { > I40E_WRITE_REG(hw, I40E_PFINT_LNKLST0, > diff --git a/drivers/net/i40e/i40e_ethdev.h b/drivers/net/i40e/i40e_ethdev.h > index 11c4c76bd..599993dac 100644 > --- a/drivers/net/i40e/i40e_ethdev.h > +++ b/drivers/net/i40e/i40e_ethdev.h > @@ -178,7 +178,7 @@ enum i40e_flxpld_layer_idx { > #define I40E_ITR_INDEX_NONE 3 > #define I40E_QUEUE_ITR_INTERVAL_DEFAULT 32 /* 32 us */ > #define I40E_QUEUE_ITR_INTERVAL_MAX 8160 /* 8160 us */ > -#define I40E_VF_QUEUE_ITR_INTERVAL_DEFAULT 8160 /* 8160 us */ > +#define I40E_VF_QUEUE_ITR_INTERVAL_DEFAULT 32 /* 32 us */ > /* Special FW support this floating VEB feature */ > #define FLOATING_VEB_SUPPORTED_FW_MAJ 5 > #define FLOATING_VEB_SUPPORTED_FW_MIN 0 > @@ -1328,17 +1328,17 @@ i40e_align_floor(int n) > } > > static inline uint16_t > -i40e_calc_itr_interval(int16_t interval, bool is_pf, bool is_multi_drv) > +i40e_calc_itr_interval(bool is_pf, bool is_multi_drv) > { > - if (interval < 0 || interval > I40E_QUEUE_ITR_INTERVAL_MAX) { > - if (is_multi_drv) { > - interval = I40E_QUEUE_ITR_INTERVAL_MAX; > - } else { > - if (is_pf) > - interval = I40E_QUEUE_ITR_INTERVAL_DEFAULT; > - else > - interval = I40E_VF_QUEUE_ITR_INTERVAL_DEFAULT; > - } > + uint16_t interval = 0; > + > + if (is_multi_drv) { > + interval = I40E_QUEUE_ITR_INTERVAL_MAX; > + } else { > + if (is_pf) > + interval = I40E_QUEUE_ITR_INTERVAL_DEFAULT; > + else > + interval = I40E_VF_QUEUE_ITR_INTERVAL_DEFAULT; > } > > /* Convert to hardware count, as writing each 1 represents 2 us */ > diff --git a/drivers/net/i40e/i40e_ethdev_vf.c b/drivers/net/i40e/i40e_ethdev_vf.c > index 804e44530..ad5c069e8 100644 > --- a/drivers/net/i40e/i40e_ethdev_vf.c > +++ b/drivers/net/i40e/i40e_ethdev_vf.c > @@ -44,6 +44,8 @@ > #define I40EVF_BUSY_WAIT_COUNT 50 > #define MAX_RESET_WAIT_CNT 20 > > +#define I40EVF_ALARM_INTERVAL 50000 /* us */ > + > struct i40evf_arq_msg_info { > enum virtchnl_ops ops; > enum i40e_status_code result; > @@ -1133,7 +1135,7 @@ i40evf_init_vf(struct rte_eth_dev *dev) > struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private); > struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private); > uint16_t interval = > - i40e_calc_itr_interval(RTE_LIBRTE_I40E_ITR_INTERVAL, 0, 0); > + i40e_calc_itr_interval(0, 0); > > vf->adapter = I40E_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private); > vf->dev_data = dev->data; > @@ -1370,7 +1372,7 @@ i40evf_handle_aq_msg(struct rte_eth_dev *dev) > * void > */ > static void > -i40evf_dev_interrupt_handler(void *param) > +i40evf_dev_alarm_handler(void *param) > { > struct rte_eth_dev *dev = (struct rte_eth_dev *)param; > struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private); > @@ -1399,6 +1401,8 @@ i40evf_dev_interrupt_handler(void *param) > > done: > i40evf_enable_irq0(hw); > + rte_eal_alarm_set(I40EVF_ALARM_INTERVAL, > + i40evf_dev_alarm_handler, dev); > } > > static int > @@ -1442,12 +1446,8 @@ i40evf_dev_init(struct rte_eth_dev *eth_dev) > return -1; > } > > - /* register callback func to eal lib */ > - rte_intr_callback_register(&pci_dev->intr_handle, > - i40evf_dev_interrupt_handler, (void *)eth_dev); > - > - /* enable uio intr after callback register */ > - rte_intr_enable(&pci_dev->intr_handle); > + rte_eal_alarm_set(I40EVF_ALARM_INTERVAL, > + i40evf_dev_alarm_handler, eth_dev); > > /* configure and enable device interrupt */ > i40evf_enable_irq0(hw); > @@ -1836,7 +1836,7 @@ i40evf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id) > struct rte_intr_handle *intr_handle = &pci_dev->intr_handle; > struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private); > uint16_t interval = > - i40e_calc_itr_interval(RTE_LIBRTE_I40E_ITR_INTERVAL, 0, 0); > + i40e_calc_itr_interval(0, 0); > uint16_t msix_intr; > > msix_intr = intr_handle->intr_vec[queue_id]; > @@ -1859,8 +1859,6 @@ i40evf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id) > > I40EVF_WRITE_FLUSH(hw); > > - rte_intr_enable(&pci_dev->intr_handle); > - > return 0; > } > > @@ -2023,10 +2021,8 @@ i40evf_dev_start(struct rte_eth_dev *dev) > * queue interrupt to other VFIO vectors. > * So clear uio/vfio intr/evevnfd first to avoid failure. > */ > - if (dev->data->dev_conf.intr_conf.rxq != 0) { > - rte_intr_disable(intr_handle); > + if (dev->data->dev_conf.intr_conf.rxq != 0) > rte_intr_enable(intr_handle); > - } > > i40evf_enable_queues_intr(dev); > > @@ -2050,6 +2046,9 @@ i40evf_dev_stop(struct rte_eth_dev *dev) > > PMD_INIT_FUNC_TRACE(); > > + if (dev->data->dev_conf.intr_conf.rxq != 0) > + rte_intr_disable(intr_handle); > + > if (hw->adapter_stopped == 1) > return; > i40evf_stop_queues(dev); > @@ -2285,9 +2284,8 @@ static void > i40evf_dev_close(struct rte_eth_dev *dev) > { > struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private); > - struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev); > - struct rte_intr_handle *intr_handle = &pci_dev->intr_handle; > > + rte_eal_alarm_cancel(i40evf_dev_alarm_handler, dev); > i40evf_dev_stop(dev); > i40e_dev_free_queues(dev); > /* > @@ -2300,12 +2298,6 @@ i40evf_dev_close(struct rte_eth_dev *dev) > > i40evf_reset_vf(hw); > i40e_shutdown_adminq(hw); > - /* disable uio intr before callback unregister */ > - rte_intr_disable(intr_handle); > - > - /* unregister callback func from eal lib */ > - rte_intr_callback_unregister(intr_handle, > - i40evf_dev_interrupt_handler, dev); > i40evf_disable_irq0(hw); > } > Rather than adding a polling routine internally, why not change the driver to not support Link State or receive interrupts. Better yet, let the application decide. Keep the interrupt logic but only enable interrupts if application has requested LSC or recveive interrupt mode.