From: Stanislaw Kardach <kda@semihalf.com>
To: dev@dpdk.org
Cc: Michal Mazurek <maz@semihalf.com>,
Frank Zhao <Frank.Zhao@starfivetech.com>,
Sam Grove <sam.grove@sifive.com>,
mw@semihalf.com, upstream@semihalf.com,
Stanislaw Kardach <kda@semihalf.com>
Subject: [PATCH RESEND v4 6/8] test/cpuflags: add test for RISC-V cpu flag
Date: Tue, 7 Jun 2022 12:46:15 +0200 [thread overview]
Message-ID: <20220607104617.153892-7-kda@semihalf.com> (raw)
In-Reply-To: <20220607104617.153892-1-kda@semihalf.com>
From: Michal Mazurek <maz@semihalf.com>
Add checks for all flag values defined in the RISC-V misa CSR register.
Sponsored-by: Frank Zhao <Frank.Zhao@starfivetech.com>
Sponsored-by: Sam Grove <sam.grove@sifive.com>
Signed-off-by: Michal Mazurek <maz@semihalf.com>
Signed-off-by: Stanislaw Kardach <kda@semihalf.com>
---
app/test/test_cpuflags.c | 81 ++++++++++++++++++++++++++++++++++++++++
1 file changed, 81 insertions(+)
diff --git a/app/test/test_cpuflags.c b/app/test/test_cpuflags.c
index 40f6ac7fca..98a99c2c7d 100644
--- a/app/test/test_cpuflags.c
+++ b/app/test/test_cpuflags.c
@@ -200,6 +200,87 @@ test_cpuflags(void)
CHECK_FOR_FLAG(RTE_CPUFLAG_INVTSC);
#endif
+#if defined(RTE_ARCH_RISCV)
+
+ printf("Check for RISCV_ISA_A:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_A);
+
+ printf("Check for RISCV_ISA_B:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_B);
+
+ printf("Check for RISCV_ISA_C:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_C);
+
+ printf("Check for RISCV_ISA_D:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_D);
+
+ printf("Check for RISCV_ISA_E:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_E);
+
+ printf("Check for RISCV_ISA_F:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_F);
+
+ printf("Check for RISCV_ISA_G:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_G);
+
+ printf("Check for RISCV_ISA_H:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_H);
+
+ printf("Check for RISCV_ISA_I:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_I);
+
+ printf("Check for RISCV_ISA_J:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_J);
+
+ printf("Check for RISCV_ISA_K:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_K);
+
+ printf("Check for RISCV_ISA_L:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_L);
+
+ printf("Check for RISCV_ISA_M:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_M);
+
+ printf("Check for RISCV_ISA_N:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_N);
+
+ printf("Check for RISCV_ISA_O:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_O);
+
+ printf("Check for RISCV_ISA_P:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_P);
+
+ printf("Check for RISCV_ISA_Q:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_Q);
+
+ printf("Check for RISCV_ISA_R:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_R);
+
+ printf("Check for RISCV_ISA_S:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_S);
+
+ printf("Check for RISCV_ISA_T:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_T);
+
+ printf("Check for RISCV_ISA_U:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_U);
+
+ printf("Check for RISCV_ISA_V:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_V);
+
+ printf("Check for RISCV_ISA_W:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_W);
+
+ printf("Check for RISCV_ISA_X:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_X);
+
+ printf("Check for RISCV_ISA_Y:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_Y);
+
+ printf("Check for RISCV_ISA_Z:\t");
+ CHECK_FOR_FLAG(RTE_CPUFLAG_RISCV_ISA_Z);
+#endif
+
/*
* Check if invalid data is handled properly
*/
--
2.30.2
next prev parent reply other threads:[~2022-06-07 10:47 UTC|newest]
Thread overview: 9+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-06-07 10:46 [PATCH RESEND v4 0/8] Introduce support for RISC-V architecture Stanislaw Kardach
2022-06-07 10:46 ` [PATCH RESEND v4 1/8] eal: add initial " Stanislaw Kardach
2022-06-07 10:46 ` [PATCH RESEND v4 2/8] net/ixgbe: enable vector stubs for RISC-V Stanislaw Kardach
2022-06-07 10:46 ` [PATCH RESEND v4 3/8] net/memif: set memfd syscall ID on RISC-V Stanislaw Kardach
2022-06-07 10:46 ` [PATCH RESEND v4 4/8] net/tap: set BPF syscall ID for RISC-V Stanislaw Kardach
2022-06-07 10:46 ` [PATCH RESEND v4 5/8] examples/l3fwd: enable RISC-V operation Stanislaw Kardach
2022-06-07 10:46 ` Stanislaw Kardach [this message]
2022-06-07 10:46 ` [PATCH RESEND v4 7/8] devtools: add RISC-V to test-meson-builds.sh Stanislaw Kardach
2022-06-07 10:46 ` [PATCH RESEND v4 8/8] ci: add RISCV64 cross compilation job Stanislaw Kardach
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20220607104617.153892-7-kda@semihalf.com \
--to=kda@semihalf.com \
--cc=Frank.Zhao@starfivetech.com \
--cc=dev@dpdk.org \
--cc=maz@semihalf.com \
--cc=mw@semihalf.com \
--cc=sam.grove@sifive.com \
--cc=upstream@semihalf.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).