* [PATCH 2/9] common/cnxk: enable CQ late BP with valid CPT BPID
2023-01-16 9:39 [PATCH 1/9] common/cnxk: get mbox lock before NDC sync Nithin Dabilpuram
@ 2023-01-16 9:39 ` Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 3/9] common/cnxk: configure fc hist bits Nithin Dabilpuram
` (6 subsequent siblings)
7 siblings, 0 replies; 10+ messages in thread
From: Nithin Dabilpuram @ 2023-01-16 9:39 UTC (permalink / raw)
To: jerinj, Nithin Dabilpuram, Kiran Kumar K, Sunil Kumar Kori, Satha Rao; +Cc: dev
From: Satha Rao <skoteshwar@marvell.com>
When FC enable requested for CPT, mbox returns allocated BPID.
While configuring CQ consider this value to enable late back pressure.
Signed-off-by: Satha Rao <skoteshwar@marvell.com>
---
drivers/common/cnxk/roc_nix_fc.c | 2 ++
drivers/common/cnxk/roc_nix_priv.h | 1 +
drivers/common/cnxk/roc_nix_queue.c | 19 +++++++++++++------
3 files changed, 16 insertions(+), 6 deletions(-)
diff --git a/drivers/common/cnxk/roc_nix_fc.c b/drivers/common/cnxk/roc_nix_fc.c
index 569fe8dc48..784e6e5416 100644
--- a/drivers/common/cnxk/roc_nix_fc.c
+++ b/drivers/common/cnxk/roc_nix_fc.c
@@ -83,6 +83,7 @@ nix_fc_rxchan_bpid_set(struct roc_nix *roc_nix, bool enable)
rc = mbox_process_msg(mbox, (void *)&rsp);
if (rc)
goto exit;
+ nix->cpt_lbpid = rsp->chan_bpid[0] & 0x1FF;
} else {
req = mbox_alloc_msg_nix_cpt_bp_disable(mbox);
if (req == NULL)
@@ -94,6 +95,7 @@ nix_fc_rxchan_bpid_set(struct roc_nix *roc_nix, bool enable)
rc = mbox_process_msg(mbox, (void *)&rsp);
if (rc)
goto exit;
+ nix->cpt_lbpid = 0;
}
exit:
diff --git a/drivers/common/cnxk/roc_nix_priv.h b/drivers/common/cnxk/roc_nix_priv.h
index 0a9461c856..7d2e3626a3 100644
--- a/drivers/common/cnxk/roc_nix_priv.h
+++ b/drivers/common/cnxk/roc_nix_priv.h
@@ -205,6 +205,7 @@ struct nix {
uint16_t nb_cpt_lf;
uint16_t outb_se_ring_cnt;
uint16_t outb_se_ring_base;
+ uint16_t cpt_lbpid;
bool need_meta_aura;
/* Mode provided by driver */
bool inb_inl_dev;
diff --git a/drivers/common/cnxk/roc_nix_queue.c b/drivers/common/cnxk/roc_nix_queue.c
index 20a1e7d4d8..385f1ba04e 100644
--- a/drivers/common/cnxk/roc_nix_queue.c
+++ b/drivers/common/cnxk/roc_nix_queue.c
@@ -798,7 +798,7 @@ roc_nix_cq_init(struct roc_nix *roc_nix, struct roc_nix_cq *cq)
struct mbox *mbox = (&nix->dev)->mbox;
volatile struct nix_cq_ctx_s *cq_ctx;
uint16_t drop_thresh = NIX_CQ_THRESH_LEVEL;
- uint16_t cpt_lbpid = nix->bpid[0];
+ uint16_t cpt_lbpid = nix->cpt_lbpid;
enum nix_q_size qsize;
size_t desc_sz;
int rc;
@@ -860,11 +860,14 @@ roc_nix_cq_init(struct roc_nix *roc_nix, struct roc_nix_cq *cq)
if (roc_model_is_cn10kb() && roc_nix_inl_inb_is_enabled(roc_nix)) {
cq_ctx->cq_err_int_ena |= BIT(NIX_CQERRINT_CPT_DROP);
cq_ctx->cpt_drop_err_en = 1;
- cq_ctx->lbp_ena = 1;
- cq_ctx->lbpid_low = cpt_lbpid & 0x7;
- cq_ctx->lbpid_med = (cpt_lbpid >> 3) & 0x7;
- cq_ctx->lbpid_high = (cpt_lbpid >> 6) & 0x7;
- cq_ctx->lbp_frac = NIX_CQ_LPB_THRESH_FRAC;
+ /* Enable Late BP only when non zero CPT BPID */
+ if (cpt_lbpid) {
+ cq_ctx->lbp_ena = 1;
+ cq_ctx->lbpid_low = cpt_lbpid & 0x7;
+ cq_ctx->lbpid_med = (cpt_lbpid >> 3) & 0x7;
+ cq_ctx->lbpid_high = (cpt_lbpid >> 6) & 0x7;
+ cq_ctx->lbp_frac = NIX_CQ_LPB_THRESH_FRAC;
+ }
drop_thresh = NIX_CQ_SEC_THRESH_LEVEL;
}
@@ -959,6 +962,10 @@ roc_nix_cq_fini(struct roc_nix_cq *cq)
aq->cq.bp_ena = 0;
aq->cq_mask.ena = ~aq->cq_mask.ena;
aq->cq_mask.bp_ena = ~aq->cq_mask.bp_ena;
+ if (roc_model_is_cn10kb() && roc_nix_inl_inb_is_enabled(cq->roc_nix)) {
+ aq->cq.lbp_ena = 0;
+ aq->cq_mask.lbp_ena = ~aq->cq_mask.lbp_ena;
+ }
}
rc = mbox_process(mbox);
--
2.25.1
^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 3/9] common/cnxk: configure fc hist bits
2023-01-16 9:39 [PATCH 1/9] common/cnxk: get mbox lock before NDC sync Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 2/9] common/cnxk: enable CQ late BP with valid CPT BPID Nithin Dabilpuram
@ 2023-01-16 9:39 ` Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 4/9] net/cnxk: reset pfc mode and flow control Nithin Dabilpuram
` (5 subsequent siblings)
7 siblings, 0 replies; 10+ messages in thread
From: Nithin Dabilpuram @ 2023-01-16 9:39 UTC (permalink / raw)
To: jerinj, Nithin Dabilpuram, Kiran Kumar K, Sunil Kumar Kori, Satha Rao; +Cc: dev
From: Satha Rao <skoteshwar@marvell.com>
New parameter added inside SQ structure to control the fc_hyst_bits.
Instead of count on all updates each SQ can tune his own hysteresis
level.
Signed-off-by: Satha Rao <skoteshwar@marvell.com>
---
drivers/common/cnxk/roc_nix.h | 1 +
drivers/common/cnxk/roc_nix_queue.c | 5 ++---
2 files changed, 3 insertions(+), 3 deletions(-)
diff --git a/drivers/common/cnxk/roc_nix.h b/drivers/common/cnxk/roc_nix.h
index 47ee078c2e..96756b1a2b 100644
--- a/drivers/common/cnxk/roc_nix.h
+++ b/drivers/common/cnxk/roc_nix.h
@@ -354,6 +354,7 @@ struct roc_nix_sq {
uint16_t cq_drop_thresh;
bool sso_ena;
bool cq_ena;
+ uint8_t fc_hyst_bits;
/* End of Input parameters */
uint16_t sqes_per_sqb_log2;
struct roc_nix *roc_nix;
diff --git a/drivers/common/cnxk/roc_nix_queue.c b/drivers/common/cnxk/roc_nix_queue.c
index 385f1ba04e..287a489e7f 100644
--- a/drivers/common/cnxk/roc_nix_queue.c
+++ b/drivers/common/cnxk/roc_nix_queue.c
@@ -1025,9 +1025,8 @@ sqb_pool_populate(struct roc_nix *roc_nix, struct roc_nix_sq *sq)
else
aura.fc_stype = 0x3; /* STSTP */
aura.fc_addr = (uint64_t)sq->fc;
- aura.fc_hyst_bits = 1; /* Store count on all updates */
- rc = roc_npa_pool_create(&sq->aura_handle, blk_sz, nb_sqb_bufs, &aura,
- &pool, 0);
+ aura.fc_hyst_bits = sq->fc_hyst_bits & 0xF;
+ rc = roc_npa_pool_create(&sq->aura_handle, blk_sz, nb_sqb_bufs, &aura, &pool, 0);
if (rc)
goto fail;
--
2.25.1
^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 4/9] net/cnxk: reset pfc mode and flow control
2023-01-16 9:39 [PATCH 1/9] common/cnxk: get mbox lock before NDC sync Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 2/9] common/cnxk: enable CQ late BP with valid CPT BPID Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 3/9] common/cnxk: configure fc hist bits Nithin Dabilpuram
@ 2023-01-16 9:39 ` Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 5/9] common/cnxk: dump inline device RQ context Nithin Dabilpuram
` (4 subsequent siblings)
7 siblings, 0 replies; 10+ messages in thread
From: Nithin Dabilpuram @ 2023-01-16 9:39 UTC (permalink / raw)
To: jerinj, Nithin Dabilpuram, Kiran Kumar K, Sunil Kumar Kori, Satha Rao
Cc: dev, Rakesh Kudurumalla
From: Rakesh Kudurumalla <rkudurumalla@marvell.com>
reset pfc and flow control if pfc mode and flow
control are set respectively during unintilization
of pf or vf
Signed-off-by: Rakesh Kudurumalla <rkudurumalla@marvell.com>
---
drivers/net/cnxk/cnxk_ethdev.c | 38 ++++++++++++++++++++--------------
1 file changed, 23 insertions(+), 15 deletions(-)
diff --git a/drivers/net/cnxk/cnxk_ethdev.c b/drivers/net/cnxk/cnxk_ethdev.c
index d711eb6b27..22072d29b0 100644
--- a/drivers/net/cnxk/cnxk_ethdev.c
+++ b/drivers/net/cnxk/cnxk_ethdev.c
@@ -1934,6 +1934,8 @@ cnxk_eth_dev_uninit(struct rte_eth_dev *eth_dev, bool reset)
{
struct cnxk_eth_dev *dev = cnxk_eth_pmd_priv(eth_dev);
const struct eth_dev_ops *dev_ops = eth_dev->dev_ops;
+ struct cnxk_pfc_cfg *pfc_cfg = &dev->pfc_cfg;
+ struct cnxk_fc_cfg *fc_cfg = &dev->fc_cfg;
struct rte_eth_pfc_queue_conf pfc_conf;
struct roc_nix *nix = &dev->nix;
struct rte_eth_fc_conf fc_conf;
@@ -1957,21 +1959,27 @@ cnxk_eth_dev_uninit(struct rte_eth_dev *eth_dev, bool reset)
/* Restore 802.3 Flow control configuration */
memset(&pfc_conf, 0, sizeof(struct rte_eth_pfc_queue_conf));
memset(&fc_conf, 0, sizeof(struct rte_eth_fc_conf));
- fc_conf.mode = RTE_ETH_FC_NONE;
- rc = cnxk_nix_flow_ctrl_set(eth_dev, &fc_conf);
-
- pfc_conf.mode = RTE_ETH_FC_NONE;
- for (i = 0; i < RTE_MAX(eth_dev->data->nb_rx_queues,
- eth_dev->data->nb_tx_queues);
- i++) {
- pfc_conf.rx_pause.tc = ROC_NIX_PFC_CLASS_INVALID;
- pfc_conf.rx_pause.tx_qid = i;
- pfc_conf.tx_pause.tc = ROC_NIX_PFC_CLASS_INVALID;
- pfc_conf.tx_pause.rx_qid = i;
- rc = cnxk_nix_priority_flow_ctrl_queue_config(eth_dev,
- &pfc_conf);
- if (rc && rc != -ENOTSUP)
- plt_err("Failed to reset PFC. error code(%d)", rc);
+ if (fc_cfg->rx_pause || fc_cfg->tx_pause) {
+ fc_conf.mode = RTE_ETH_FC_NONE;
+ rc = cnxk_nix_flow_ctrl_set(eth_dev, &fc_conf);
+ if (rc < 0)
+ plt_err("Failed to reset control flow. error code(%d)",
+ rc);
+ }
+ if (pfc_cfg->rx_pause_en || pfc_cfg->tx_pause_en) {
+ for (i = 0; i < RTE_MAX(eth_dev->data->nb_rx_queues,
+ eth_dev->data->nb_tx_queues);
+ i++) {
+ pfc_conf.mode = RTE_ETH_FC_NONE;
+ pfc_conf.rx_pause.tc = ROC_NIX_PFC_CLASS_INVALID;
+ pfc_conf.rx_pause.tx_qid = i;
+ pfc_conf.tx_pause.tc = ROC_NIX_PFC_CLASS_INVALID;
+ pfc_conf.tx_pause.rx_qid = i;
+ rc = cnxk_nix_priority_flow_ctrl_queue_config(eth_dev,
+ &pfc_conf);
+ if (rc && rc != -ENOTSUP)
+ plt_err("Failed to reset PFC. error code(%d)", rc);
+ }
}
/* Disable and free rte_meter entries */
--
2.25.1
^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 5/9] common/cnxk: dump inline device RQ context
2023-01-16 9:39 [PATCH 1/9] common/cnxk: get mbox lock before NDC sync Nithin Dabilpuram
` (2 preceding siblings ...)
2023-01-16 9:39 ` [PATCH 4/9] net/cnxk: reset pfc mode and flow control Nithin Dabilpuram
@ 2023-01-16 9:39 ` Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 6/9] common/cnxk: free tm resources in order from leaf to root Nithin Dabilpuram
` (3 subsequent siblings)
7 siblings, 0 replies; 10+ messages in thread
From: Nithin Dabilpuram @ 2023-01-16 9:39 UTC (permalink / raw)
To: jerinj, Nithin Dabilpuram, Kiran Kumar K, Sunil Kumar Kori, Satha Rao; +Cc: dev
Dump inline device RQ context along with ethdev's RQ context.
Signed-off-by: Nithin Dabilpuram <ndabilpuram@marvell.com>
---
drivers/common/cnxk/roc_nix_debug.c | 20 ++++++++++++++++++++
1 file changed, 20 insertions(+)
diff --git a/drivers/common/cnxk/roc_nix_debug.c b/drivers/common/cnxk/roc_nix_debug.c
index 775325115b..2f8c595bd9 100644
--- a/drivers/common/cnxk/roc_nix_debug.c
+++ b/drivers/common/cnxk/roc_nix_debug.c
@@ -693,6 +693,7 @@ roc_nix_queues_ctx_dump(struct roc_nix *roc_nix, FILE *file)
struct npa_aq_enq_req *npa_aq;
struct dev *dev = &nix->dev;
int sq = nix->nb_tx_queues;
+ struct roc_nix_rq *inl_rq;
struct npa_lf *npa_lf;
volatile void *ctx;
uint32_t sqb_aura;
@@ -726,6 +727,25 @@ roc_nix_queues_ctx_dump(struct roc_nix *roc_nix, FILE *file)
nix_lf_rq_dump(ctx, file);
}
+ /* Dump inline dev RQ for this port */
+ inl_rq = roc_nix_inl_dev_rq(roc_nix);
+ if (inl_rq) {
+ struct idev_cfg *idev = idev_get_cfg();
+ struct nix_inl_dev *inl_dev = idev->nix_inl_dev;
+
+ rc = nix_q_ctx_get(&inl_dev->dev, NIX_AQ_CTYPE_RQ, inl_rq->qid, &ctx);
+ if (rc) {
+ plt_err("Failed to get rq context");
+ goto fail;
+ }
+ nix_dump(file, "============== port=%d inl_rq=%d ===============", roc_nix->port_id,
+ inl_rq->qid);
+ if (roc_model_is_cn9k())
+ nix_cn9k_lf_rq_dump(ctx, file);
+ else
+ nix_lf_rq_dump(ctx, file);
+ }
+
for (q = 0; q < sq; q++) {
rc = nix_q_ctx_get(dev, NIX_AQ_CTYPE_SQ, q, &ctx);
if (rc) {
--
2.25.1
^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 6/9] common/cnxk: free tm resources in order from leaf to root
2023-01-16 9:39 [PATCH 1/9] common/cnxk: get mbox lock before NDC sync Nithin Dabilpuram
` (3 preceding siblings ...)
2023-01-16 9:39 ` [PATCH 5/9] common/cnxk: dump inline device RQ context Nithin Dabilpuram
@ 2023-01-16 9:39 ` Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 7/9] common/cnxk: update CPT inbound inline IPsec mailbox Nithin Dabilpuram
` (2 subsequent siblings)
7 siblings, 0 replies; 10+ messages in thread
From: Nithin Dabilpuram @ 2023-01-16 9:39 UTC (permalink / raw)
To: jerinj, Nithin Dabilpuram, Kiran Kumar K, Sunil Kumar Kori, Satha Rao; +Cc: dev
Now that kernel is clearing parent info that is needed for flush,
free the resources in order from leaf to root so that when SMQ flush
is called there is always hierarchy present from SMQ till TL1.
Signed-off-by: Nithin Dabilpuram <ndabilpuram@marvell.com>
---
drivers/common/cnxk/roc_nix_tm.c | 32 +++++++++++++++++++-------------
1 file changed, 19 insertions(+), 13 deletions(-)
diff --git a/drivers/common/cnxk/roc_nix_tm.c b/drivers/common/cnxk/roc_nix_tm.c
index 4ced7a052f..6d470f424d 100644
--- a/drivers/common/cnxk/roc_nix_tm.c
+++ b/drivers/common/cnxk/roc_nix_tm.c
@@ -1817,6 +1817,7 @@ nix_tm_free_resources(struct roc_nix *roc_nix, uint32_t tree_mask, bool hw_only)
enum roc_nix_tm_tree tree;
uint32_t profile_id;
int rc = 0;
+ int hw_lvl;
for (tree = 0; tree < ROC_NIX_TM_TREE_MAX; tree++) {
if (!(tree_mask & BIT(tree)))
@@ -1825,20 +1826,25 @@ nix_tm_free_resources(struct roc_nix *roc_nix, uint32_t tree_mask, bool hw_only)
plt_tm_dbg("Freeing resources of tree %u", tree);
list = nix_tm_node_list(nix, tree);
- next_node = TAILQ_FIRST(list);
- while (next_node) {
- node = next_node;
- next_node = TAILQ_NEXT(node, node);
+ /* Flush and free resources from leaf */
+ for (hw_lvl = NIX_TXSCH_LVL_SMQ; hw_lvl < NIX_TXSCH_LVL_CNT; hw_lvl++) {
+ next_node = TAILQ_FIRST(list);
+ while (next_node) {
+ node = next_node;
+ next_node = TAILQ_NEXT(node, node);
+ if (node->hw_lvl != hw_lvl)
+ continue;
- if (!nix_tm_is_leaf(nix, node->lvl) &&
- node->flags & NIX_TM_NODE_HWRES) {
- /* Clear xoff in path for flush to succeed */
- rc = nix_tm_clear_path_xoff(nix, node);
- if (rc)
- return rc;
- rc = nix_tm_free_node_resource(nix, node);
- if (rc)
- return rc;
+ if (!nix_tm_is_leaf(nix, node->lvl) &&
+ node->flags & NIX_TM_NODE_HWRES) {
+ /* Clear xoff in path for flush to succeed */
+ rc = nix_tm_clear_path_xoff(nix, node);
+ if (rc)
+ return rc;
+ rc = nix_tm_free_node_resource(nix, node);
+ if (rc)
+ return rc;
+ }
}
}
--
2.25.1
^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 7/9] common/cnxk: update CPT inbound inline IPsec mailbox
2023-01-16 9:39 [PATCH 1/9] common/cnxk: get mbox lock before NDC sync Nithin Dabilpuram
` (4 preceding siblings ...)
2023-01-16 9:39 ` [PATCH 6/9] common/cnxk: free tm resources in order from leaf to root Nithin Dabilpuram
@ 2023-01-16 9:39 ` Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 8/9] net/cnxk: make flow control op for SDP as no-op Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 9/9] common/cnxk: skip L4 checks on inline IPsec traffic Nithin Dabilpuram
7 siblings, 0 replies; 10+ messages in thread
From: Nithin Dabilpuram @ 2023-01-16 9:39 UTC (permalink / raw)
To: jerinj, Nithin Dabilpuram, Kiran Kumar K, Sunil Kumar Kori, Satha Rao
Cc: dev, Srujana Challa
From: Srujana Challa <schalla@marvell.com>
Updates CPT inbound inline configuration mailbox message
format to set CPT credit threshold and bpid, which are
introduced for CN10KB.
This patch also fixes inline inbound config read API.
Fixes: 37da58509579 ("common/cnxk: update inbound inline IPsec config mailbox")
Cc: schalla@marvell.com
Signed-off-by: Srujana Challa <schalla@marvell.com>
---
drivers/common/cnxk/roc_cpt.c | 14 +++++++++++++-
drivers/common/cnxk/roc_cpt.h | 14 ++++++++++++--
drivers/common/cnxk/roc_mbox.h | 6 +++++-
3 files changed, 30 insertions(+), 4 deletions(-)
diff --git a/drivers/common/cnxk/roc_cpt.c b/drivers/common/cnxk/roc_cpt.c
index 48430096dc..6d3052c9be 100644
--- a/drivers/common/cnxk/roc_cpt.c
+++ b/drivers/common/cnxk/roc_cpt.c
@@ -268,9 +268,10 @@ roc_cpt_inline_ipsec_cfg(struct dev *cpt_dev, uint8_t lf_id,
int
roc_cpt_inline_ipsec_inb_cfg_read(struct roc_cpt *roc_cpt,
- struct nix_inline_ipsec_cfg *inb_cfg)
+ struct roc_cpt_inline_ipsec_inb_cfg *cfg)
{
struct cpt *cpt = roc_cpt_to_cpt_priv(roc_cpt);
+ struct nix_inline_ipsec_cfg *inb_cfg;
struct dev *dev = &cpt->dev;
struct mbox *mbox = mbox_get(dev->mbox);
struct msg_req *req;
@@ -283,6 +284,17 @@ roc_cpt_inline_ipsec_inb_cfg_read(struct roc_cpt *roc_cpt,
}
rc = mbox_process_msg(mbox, (void *)&inb_cfg);
+ if (rc) {
+ rc = -EIO;
+ goto exit;
+ }
+ cfg->cpt_credit = inb_cfg->cpt_credit;
+ cfg->egrp = inb_cfg->gen_cfg.egrp;
+ cfg->opcode = inb_cfg->gen_cfg.opcode;
+ cfg->param1 = inb_cfg->gen_cfg.param1;
+ cfg->param2 = inb_cfg->gen_cfg.param2;
+ cfg->bpid = inb_cfg->bpid;
+ cfg->credit_th = inb_cfg->credit_th;
exit:
mbox_put(mbox);
return rc;
diff --git a/drivers/common/cnxk/roc_cpt.h b/drivers/common/cnxk/roc_cpt.h
index bc9cc19edd..96d066dee3 100644
--- a/drivers/common/cnxk/roc_cpt.h
+++ b/drivers/common/cnxk/roc_cpt.h
@@ -144,6 +144,16 @@ struct roc_cpt_rxc_time_cfg {
uint16_t zombie_thres;
};
+struct roc_cpt_inline_ipsec_inb_cfg {
+ uint32_t cpt_credit;
+ uint16_t opcode;
+ uint16_t param1;
+ uint16_t param2;
+ uint16_t bpid;
+ uint32_t credit_th;
+ uint8_t egrp;
+};
+
int __roc_api roc_cpt_rxc_time_cfg(struct roc_cpt *roc_cpt,
struct roc_cpt_rxc_time_cfg *cfg);
int __roc_api roc_cpt_dev_init(struct roc_cpt *roc_cpt);
@@ -159,8 +169,8 @@ int __roc_api roc_cpt_lf_ctx_flush(struct roc_cpt_lf *lf, void *cptr,
int __roc_api roc_cpt_lf_ctx_reload(struct roc_cpt_lf *lf, void *cptr);
int __roc_api roc_cpt_inline_ipsec_cfg(struct dev *dev, uint8_t slot,
struct roc_nix *nix);
-int __roc_api roc_cpt_inline_ipsec_inb_cfg_read(
- struct roc_cpt *roc_cpt, struct nix_inline_ipsec_cfg *inb_cfg);
+int __roc_api roc_cpt_inline_ipsec_inb_cfg_read(struct roc_cpt *roc_cpt,
+ struct roc_cpt_inline_ipsec_inb_cfg *cfg);
int __roc_api roc_cpt_inline_ipsec_inb_cfg(struct roc_cpt *roc_cpt,
uint16_t param1, uint16_t param2,
uint16_t opcode);
diff --git a/drivers/common/cnxk/roc_mbox.h b/drivers/common/cnxk/roc_mbox.h
index b74eb71275..c1769567b5 100644
--- a/drivers/common/cnxk/roc_mbox.h
+++ b/drivers/common/cnxk/roc_mbox.h
@@ -266,7 +266,7 @@ struct mbox_msghdr {
msg_rsp) \
M(NIX_RX_SW_SYNC, 0x8022, nix_rx_sw_sync, msg_req, msg_rsp) \
M(NIX_READ_INLINE_IPSEC_CFG, 0x8023, nix_read_inline_ipsec_cfg, \
- msg_req, nix_inline_ipsec_cfg) \
+ msg_req, nix_inline_ipsec_cfg) \
M(NIX_LF_INLINE_RQ_CFG, 0x8024, nix_lf_inline_rq_cfg, \
nix_rq_cpt_field_mask_cfg_req, msg_rsp) \
M(NIX_SPI_TO_SA_ADD, 0x8026, nix_spi_to_sa_add, nix_spi_to_sa_add_req, \
@@ -1198,6 +1198,8 @@ struct nix_inline_ipsec_cfg {
uint8_t __io cpt_slot;
} inst_qsel;
uint8_t __io enable;
+ uint16_t __io bpid;
+ uint32_t __io credit_th;
};
/* Per NIX LF inline IPSec configuration */
@@ -1503,6 +1505,8 @@ struct cpt_rx_inline_lf_cfg_msg {
uint16_t __io param2;
uint16_t __io opcode;
uint32_t __io credit;
+ uint32_t __io credit_th;
+ uint16_t __io bpid;
uint32_t __io reserved;
};
--
2.25.1
^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 8/9] net/cnxk: make flow control op for SDP as no-op
2023-01-16 9:39 [PATCH 1/9] common/cnxk: get mbox lock before NDC sync Nithin Dabilpuram
` (5 preceding siblings ...)
2023-01-16 9:39 ` [PATCH 7/9] common/cnxk: update CPT inbound inline IPsec mailbox Nithin Dabilpuram
@ 2023-01-16 9:39 ` Nithin Dabilpuram
2023-01-16 9:39 ` [PATCH 9/9] common/cnxk: skip L4 checks on inline IPsec traffic Nithin Dabilpuram
7 siblings, 0 replies; 10+ messages in thread
From: Nithin Dabilpuram @ 2023-01-16 9:39 UTC (permalink / raw)
To: jerinj, Nithin Dabilpuram, Kiran Kumar K, Sunil Kumar Kori, Satha Rao
Cc: dev, Rakesh Kudurumalla
From: Rakesh Kudurumalla <rkudurumalla@marvell.com>
no action is taken when application calls
rte_eth_dev_flow_ctrl_get(), for sdp port
which is inline with rte_eth_dev_flow_ctrl_set()
for sdp port
Signed-off-by: Rakesh Kudurumalla <rkudurumalla@marvell.com>
---
drivers/net/cnxk/cnxk_ethdev_ops.c | 3 +++
1 file changed, 3 insertions(+)
diff --git a/drivers/net/cnxk/cnxk_ethdev_ops.c b/drivers/net/cnxk/cnxk_ethdev_ops.c
index 8f7287161b..a6ab493626 100644
--- a/drivers/net/cnxk/cnxk_ethdev_ops.c
+++ b/drivers/net/cnxk/cnxk_ethdev_ops.c
@@ -212,6 +212,9 @@ cnxk_nix_flow_ctrl_get(struct rte_eth_dev *eth_dev,
struct roc_nix *nix = &dev->nix;
int mode;
+ if (roc_nix_is_sdp(nix))
+ return 0;
+
mode = roc_nix_fc_mode_get(nix);
if (mode < 0)
return mode;
--
2.25.1
^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH 9/9] common/cnxk: skip L4 checks on inline IPsec traffic
2023-01-16 9:39 [PATCH 1/9] common/cnxk: get mbox lock before NDC sync Nithin Dabilpuram
` (6 preceding siblings ...)
2023-01-16 9:39 ` [PATCH 8/9] net/cnxk: make flow control op for SDP as no-op Nithin Dabilpuram
@ 2023-01-16 9:39 ` Nithin Dabilpuram
2023-01-17 11:47 ` Jerin Jacob
7 siblings, 1 reply; 10+ messages in thread
From: Nithin Dabilpuram @ 2023-01-16 9:39 UTC (permalink / raw)
To: jerinj, Nithin Dabilpuram, Kiran Kumar K, Sunil Kumar Kori, Satha Rao; +Cc: dev
Skip L4 checks on inline IPsec traffic as even first fragment
is set as valid ESP packet in order to send it via CPT.
Signed-off-by: Nithin Dabilpuram <ndabilpuram@marvell.com>
---
drivers/common/cnxk/roc_nix_inl_dev.c | 4 +---
1 file changed, 1 insertion(+), 3 deletions(-)
diff --git a/drivers/common/cnxk/roc_nix_inl_dev.c b/drivers/common/cnxk/roc_nix_inl_dev.c
index b340b92e77..6f60961bc7 100644
--- a/drivers/common/cnxk/roc_nix_inl_dev.c
+++ b/drivers/common/cnxk/roc_nix_inl_dev.c
@@ -13,9 +13,7 @@
#define NIX_INL_LF_RX_CFG \
(ROC_NIX_LF_RX_CFG_DROP_RE | ROC_NIX_LF_RX_CFG_L2_LEN_ERR | \
ROC_NIX_LF_RX_CFG_IP6_UDP_OPT | ROC_NIX_LF_RX_CFG_DIS_APAD | \
- ROC_NIX_LF_RX_CFG_CSUM_IL4 | ROC_NIX_LF_RX_CFG_CSUM_OL4 | \
- ROC_NIX_LF_RX_CFG_LEN_IL4 | ROC_NIX_LF_RX_CFG_LEN_IL3 | \
- ROC_NIX_LF_RX_CFG_LEN_OL4 | ROC_NIX_LF_RX_CFG_LEN_OL3)
+ ROC_NIX_LF_RX_CFG_LEN_IL3 | ROC_NIX_LF_RX_CFG_LEN_OL3)
extern uint32_t soft_exp_consumer_cnt;
static bool soft_exp_poll_thread_exit = true;
--
2.25.1
^ permalink raw reply [flat|nested] 10+ messages in thread
* Re: [PATCH 9/9] common/cnxk: skip L4 checks on inline IPsec traffic
2023-01-16 9:39 ` [PATCH 9/9] common/cnxk: skip L4 checks on inline IPsec traffic Nithin Dabilpuram
@ 2023-01-17 11:47 ` Jerin Jacob
0 siblings, 0 replies; 10+ messages in thread
From: Jerin Jacob @ 2023-01-17 11:47 UTC (permalink / raw)
To: Nithin Dabilpuram; +Cc: jerinj, Kiran Kumar K, Sunil Kumar Kori, Satha Rao, dev
On Mon, Jan 16, 2023 at 3:11 PM Nithin Dabilpuram
<ndabilpuram@marvell.com> wrote:
>
> Skip L4 checks on inline IPsec traffic as even first fragment
> is set as valid ESP packet in order to send it via CPT.
>
> Signed-off-by: Nithin Dabilpuram <ndabilpuram@marvell.com>
1) Squashed 1/9 with old patch in next-net-mrvl tree.
2) Updated the git commit as follows and applied to
dpdk-next-net-mrvl/for-next-net. Thanks
commit ab3e743050dce3a1a4d0d4f97b3bf8bf7bebdbed (HEAD -> for-next-net)
Author: Nithin Dabilpuram <ndabilpuram@marvell.com>
Date: Mon Jan 16 15:09:54 2023 +0530
common/cnxk: skip L4 checks on inline IPsec traffic
Skip L4 checks on inline IPsec traffic as even first fragment
is set as valid ESP packet in order to send it via CPT.
Signed-off-by: Nithin Dabilpuram <ndabilpuram@marvell.com>
commit 8fee49a7d6cff3e5ed318cca3b6c6f9080eadab8
Author: Rakesh Kudurumalla <rkudurumalla@marvell.com>
Date: Mon Jan 16 15:09:53 2023 +0530
net/cnxk: make flow control op for SDP as no-op
No action is taken when application calls rte_eth_dev_flow_ctrl_get(),
for SDP port which is inline with rte_eth_dev_flow_ctrl_set() for SDP port.
Signed-off-by: Rakesh Kudurumalla <rkudurumalla@marvell.com>
commit be0e9b93ccb3b64d8db63fe959c75bd9ecf50a66
Author: Srujana Challa <schalla@marvell.com>
Date: Mon Jan 16 15:09:52 2023 +0530
common/cnxk: update CPT inbound inline IPsec mailbox
Updates CPT inbound inline configuration mailbox message
format to set CPT credit threshold and BPID, which are
introduced for CN10KB.
This patch also fixes inline inbound config read API.
Fixes: 37da58509579 ("common/cnxk: update inbound inline IPsec
config mailbox")
Cc: stable@dpdk.org
Signed-off-by: Srujana Challa <schalla@marvell.com>
commit e7358efc558165b5817c90f6fa390fb62d7f6ebd
Author: Nithin Dabilpuram <ndabilpuram@marvell.com>
Date: Mon Jan 16 15:09:51 2023 +0530
common/cnxk: free TM resources in order from leaf to root
Now that kernel AF driver is clearing parent info that is needed
for flush, free the resources in order from leaf to root so that
when SMQ flush is called there is always hierarchy present
from SMQ till TL1.
Signed-off-by: Nithin Dabilpuram <ndabilpuram@marvell.com>
commit f3f10aa02371da3cb72be8b07240d84ea36a2abf
Author: Nithin Dabilpuram <ndabilpuram@marvell.com>
Date: Mon Jan 16 15:09:50 2023 +0530
common/cnxk: dump inline device RQ context
Dump inline device RQ context along with ethdev's RQ context.
Signed-off-by: Nithin Dabilpuram <ndabilpuram@marvell.com>
commit bae0401959e5c1f82c282f603c26524809e9cc99
Author: Rakesh Kudurumalla <rkudurumalla@marvell.com>
Date: Mon Jan 16 15:09:49 2023 +0530
net/cnxk: reset PFC mode and flow control
Reset PFC and flow control if PFC mode and flow control are set
respectively during uninitialization of PF or VF.
Signed-off-by: Rakesh Kudurumalla <rkudurumalla@marvell.com>
commit ce56e8de6c1f4768235915e1a0d554c9788fee24
Author: Satha Rao <skoteshwar@marvell.com>
Date: Mon Jan 16 15:09:48 2023 +0530
common/cnxk: configure FC hysteresis bits
New parameter added inside SQ structure to control the fc_hyst_bits.
Instead of count on all updates each SQ can tune this own hysteresis
level.
Signed-off-by: Satha Rao <skoteshwar@marvell.com>
commit 2c746a47bd4a2c5eb6a35ad9f391a288bf24a14a
Author: Satha Rao <skoteshwar@marvell.com>
Date: Mon Jan 16 15:09:47 2023 +0530
common/cnxk: enable CQ late BP with valid CPT BPID
When FC enable requested for CPT, mbox returns allocated BPID.
While configuring CQ consider this value to enable late back pressure.
Signed-off-by: Satha Rao <skoteshwar@marvell.com>
> ---
> drivers/common/cnxk/roc_nix_inl_dev.c | 4 +---
> 1 file changed, 1 insertion(+), 3 deletions(-)
>
> diff --git a/drivers/common/cnxk/roc_nix_inl_dev.c b/drivers/common/cnxk/roc_nix_inl_dev.c
> index b340b92e77..6f60961bc7 100644
> --- a/drivers/common/cnxk/roc_nix_inl_dev.c
> +++ b/drivers/common/cnxk/roc_nix_inl_dev.c
> @@ -13,9 +13,7 @@
> #define NIX_INL_LF_RX_CFG \
> (ROC_NIX_LF_RX_CFG_DROP_RE | ROC_NIX_LF_RX_CFG_L2_LEN_ERR | \
> ROC_NIX_LF_RX_CFG_IP6_UDP_OPT | ROC_NIX_LF_RX_CFG_DIS_APAD | \
> - ROC_NIX_LF_RX_CFG_CSUM_IL4 | ROC_NIX_LF_RX_CFG_CSUM_OL4 | \
> - ROC_NIX_LF_RX_CFG_LEN_IL4 | ROC_NIX_LF_RX_CFG_LEN_IL3 | \
> - ROC_NIX_LF_RX_CFG_LEN_OL4 | ROC_NIX_LF_RX_CFG_LEN_OL3)
> + ROC_NIX_LF_RX_CFG_LEN_IL3 | ROC_NIX_LF_RX_CFG_LEN_OL3)
>
> extern uint32_t soft_exp_consumer_cnt;
> static bool soft_exp_poll_thread_exit = true;
> --
> 2.25.1
>
^ permalink raw reply [flat|nested] 10+ messages in thread