From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id CC16346D4D; Sun, 17 Aug 2025 15:02:15 +0200 (CEST) Received: from mails.dpdk.org (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id BE253402C9; Sun, 17 Aug 2025 15:02:15 +0200 (CEST) Received: from mgamail.intel.com (mgamail.intel.com [198.175.65.18]) by mails.dpdk.org (Postfix) with ESMTP id A9DCC4003C for ; Sun, 17 Aug 2025 15:01:58 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1755435719; x=1786971719; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=ER7daHaCNCbDOE6p34Q8a94usrQPKN6jPVSj8zOY408=; b=Dr+e51yXUfJ82gp+CqaZwIt9SgXqjHSzBaRd5ZlBYB/jPsshRYC3xfz2 DdDNLZd5Spt6gVP3pl1x8ABWIu0stfA9Ap0VxQO9jFTJj1gmbDnOEmBge TKLwn8MNOCShfbng2s0q/f4MhM8zlS3Ymntba76OA1enxDr4Rsami4b+9 1A3EMQ/6mcMkDhJGgsmvReoBA0q54tcJyIP07ohCxQ+JHxLmY1xbAJRSQ Lz/+AM5jlYD5tm/zlRlmyreeKBZGaOkvTlwH1N9k5FqdHLxG1j5JY0tNN eYLF5+/uotr2Qn/n7ptUyqnaDqPUceQRwcOENp6pMusSlHYdvQTQRVXpD w==; X-CSE-ConnectionGUID: 1pU3M4p4TSOpOV80ddp5Lg== X-CSE-MsgGUID: +/QLYX5pSsymX16thN49qQ== X-IronPort-AV: E=McAfee;i="6800,10657,11524"; a="57756059" X-IronPort-AV: E=Sophos;i="6.17,293,1747724400"; d="scan'208";a="57756059" Received: from fmviesa005.fm.intel.com ([10.60.135.145]) by orvoesa110.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 17 Aug 2025 06:01:58 -0700 X-CSE-ConnectionGUID: ivAePr1nRESpRn95l2zaCw== X-CSE-MsgGUID: /656HTLBSSyPVDt6yCT9Dg== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="6.17,293,1747724400"; d="scan'208";a="171581456" Received: from silpixa00401176.ir.intel.com (HELO silpixa00401176.ger.corp.intel.com) ([10.237.222.172]) by fmviesa005.fm.intel.com with ESMTP; 17 Aug 2025 06:01:57 -0700 From: Vladimir Medvedkin To: dev@dpdk.org Cc: bruce.richardson@intel.com, anatoly.burakov@intel.com Subject: [PATCH v4 2/6] net/ice/base: make set MAC config TC aware Date: Sun, 17 Aug 2025 13:01:48 +0000 Message-ID: <20250817130152.682972-3-vladimir.medvedkin@intel.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20250817130152.682972-1-vladimir.medvedkin@intel.com> References: <20250812173252.507954-1-vladimir.medvedkin@intel.com> <20250817130152.682972-1-vladimir.medvedkin@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org Current implementation of the ice_aq_set_mac_cfg() sets Flow Control (FC) settings such as quanta and threshold only for LFC. This patch makes this function Traffic Class (TC) aware, so it can configure FC for each TC individually. Signed-off-by: Vladimir Medvedkin --- drivers/net/intel/ice/base/ice_common.c | 160 ++++++++++++++++++------ drivers/net/intel/ice/base/ice_common.h | 3 + 2 files changed, 122 insertions(+), 41 deletions(-) diff --git a/drivers/net/intel/ice/base/ice_common.c b/drivers/net/intel/ice/base/ice_common.c index 68c873f71c..91a1d6b04f 100644 --- a/drivers/net/intel/ice/base/ice_common.c +++ b/drivers/net/intel/ice/base/ice_common.c @@ -690,66 +690,117 @@ ice_aq_get_link_info(struct ice_port_info *pi, bool ena_lse, return 0; } -/** - * ice_fill_tx_timer_and_fc_thresh - * @hw: pointer to the HW struct - * @cmd: pointer to MAC cfg structure - * - * Add Tx timer and FC refresh threshold info to Set MAC Config AQ command - * descriptor - */ -static void -ice_fill_tx_timer_and_fc_thresh(struct ice_hw *hw, - struct ice_aqc_set_mac_cfg *cmd) +static u16 +ice_get_xoff_pause_quanta(struct ice_hw *hw, u8 tc, bool pfc) { - u16 fc_thres_val, tx_timer_val; u32 val; - - /* We read back the transmit timer and fc threshold value of - * LFC. Thus, we will use index = - * PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_MAX_INDEX. - * - * Also, because we are operating on transmit timer and fc - * threshold of LFC, we don't turn on any bit in tx_tmr_priority - */ -#define E800_IDX_OF_LFC E800_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_MAX_INDEX +#define E830_CL01_PAUSE_QUANTA(pi) (((pi)->phy.link_info.link_speed == ICE_AQ_LINK_SPEED_200GB) ? \ + E830_PRTMAC_200G_CL01_PAUSE_QUANTA : E830_PRTMAC_CL01_PAUSE_QUANTA) +#define E830_CL23_PAUSE_QUANTA(pi) (((pi)->phy.link_info.link_speed == ICE_AQ_LINK_SPEED_200GB) ? \ + E830_PRTMAC_200G_CL23_PAUSE_QUANTA : E830_PRTMAC_CL23_PAUSE_QUANTA) +#define E830_CL45_PAUSE_QUANTA(pi) (((pi)->phy.link_info.link_speed == ICE_AQ_LINK_SPEED_200GB) ? \ + E830_PRTMAC_200G_CL45_PAUSE_QUANTA : E830_PRTMAC_CL45_PAUSE_QUANTA) +#define E830_CL67_PAUSE_QUANTA(pi) (((pi)->phy.link_info.link_speed == ICE_AQ_LINK_SPEED_200GB) ? \ + E830_PRTMAC_200G_CL67_PAUSE_QUANTA : E830_PRTMAC_CL67_PAUSE_QUANTA) if ((hw)->mac_type == ICE_MAC_E830) { - /* Retrieve the transmit timer */ - val = rd32(hw, E830_PRTMAC_CL01_PAUSE_QUANTA); - tx_timer_val = val & E830_PRTMAC_CL01_PAUSE_QUANTA_CL0_PAUSE_QUANTA_M; - cmd->tx_tmr_value = CPU_TO_LE16(tx_timer_val); - - /* Retrieve the fc threshold */ - val = rd32(hw, E830_PRTMAC_CL01_QUANTA_THRESH); - fc_thres_val = val & E830_PRTMAC_CL01_QUANTA_THRESH_CL0_QUANTA_THRESH_M; + switch (tc) { + case 0: + case 1: + val = rd32(hw, E830_CL01_PAUSE_QUANTA(hw->port_info)); + break; + case 2: + case 3: + val = rd32(hw, E830_CL23_PAUSE_QUANTA(hw->port_info)); + break; + case 4: + case 5: + val = rd32(hw, E830_CL45_PAUSE_QUANTA(hw->port_info)); + break; + case 6: + case 7: + val = rd32(hw, E830_CL67_PAUSE_QUANTA(hw->port_info)); + break; + } + + if (tc & 0x1) + val >>= 16; + } else { - /* Retrieve the transmit timer */ - val = rd32(hw, E800_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA(E800_IDX_OF_LFC)); - tx_timer_val = val & + int prio_idx = (pfc) ? tc : E800_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_MAX_INDEX; + val = rd32(hw, E800_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA(prio_idx)) & E800_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_M; - cmd->tx_tmr_value = CPU_TO_LE16(tx_timer_val); + } + + return CPU_TO_LE16((u16)val); +} + + +static u16 +ice_get_xoff_pause_thresh(struct ice_hw *hw, u8 tc, bool pfc) +{ + u32 val; + +#define E830_CL01_PAUSE_THRESH(pi) (((pi)->phy.link_info.link_speed == ICE_AQ_LINK_SPEED_200GB) ? \ + E830_PRTMAC_200G_CL01_QUANTA_THRESH : E830_PRTMAC_CL01_QUANTA_THRESH) +#define E830_CL23_PAUSE_THRESH(pi) (((pi)->phy.link_info.link_speed == ICE_AQ_LINK_SPEED_200GB) ? \ + E830_PRTMAC_200G_CL23_QUANTA_THRESH : E830_PRTMAC_CL23_QUANTA_THRESH) +#define E830_CL45_PAUSE_THRESH(pi) (((pi)->phy.link_info.link_speed == ICE_AQ_LINK_SPEED_200GB) ? \ + E830_PRTMAC_200G_CL45_QUANTA_THRESH : E830_PRTMAC_CL45_QUANTA_THRESH) +#define E830_CL67_PAUSE_THRESH(pi) (((pi)->phy.link_info.link_speed == ICE_AQ_LINK_SPEED_200GB) ? \ + E830_PRTMAC_200G_CL67_QUANTA_THRESH : E830_PRTMAC_CL67_QUANTA_THRESH) + + if ((hw)->mac_type == ICE_MAC_E830) { + switch (tc) { + case 0: + case 1: + val = rd32(hw, E830_CL01_PAUSE_THRESH(hw->port_info)); + break; + case 2: + case 3: + val = rd32(hw, E830_CL23_PAUSE_THRESH(hw->port_info)); + break; + case 4: + case 5: + val = rd32(hw, E830_CL45_PAUSE_THRESH(hw->port_info)); + break; + case 6: + case 7: + val = rd32(hw, E830_CL67_PAUSE_THRESH(hw->port_info)); + break; + } - /* Retrieve the fc threshold */ - val = rd32(hw, E800_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER(E800_IDX_OF_LFC)); - fc_thres_val = val & E800_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_M; + if (tc & 0x1) + val >>= 16; + + } else { + int prio_idx = (pfc) ? tc : E800_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MAX_INDEX; + val = rd32(hw, E800_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER(prio_idx)) & + E800_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_M; } - cmd->fc_refresh_threshold = CPU_TO_LE16(fc_thres_val); + return CPU_TO_LE16((u16)val); } /** - * ice_aq_set_mac_cfg + * ice_aq_set_mac_pfc_cfg * @hw: pointer to the HW struct * @max_frame_size: Maximum Frame Size to be supported + * @tc_bitmap: Traffic Class bitmap indicating relevant TCs for the following XOFF settings + * 0 is used of LFC. + * If any of XOFF settings is zero tc_bitmap must have not more than one bit. + * @xoff_quanta: FC XOFF Pause quanta, measured in 64byte slots. 0 means keep current value + * @xoff_thresh: FC XOFF Pause refresh threshold, specifies how many slots (64 byte) time + * before XOFF expires to send a new XOFF if CGD is still in a blocked state. + * 0 means keep current value * @auto_drop: Tell HW to drop packets if TC queue is blocked * @cd: pointer to command details structure or NULL * * Set MAC configuration (0x0603) */ int -ice_aq_set_mac_cfg(struct ice_hw *hw, u16 max_frame_size, bool auto_drop, - struct ice_sq_cd *cd) +ice_aq_set_mac_pfc_cfg(struct ice_hw *hw, u16 max_frame_size, u8 tc_bitmap, + u16 xoff_quanta, u16 xoff_thresh, bool auto_drop, struct ice_sq_cd *cd) { struct ice_aqc_set_mac_cfg *cmd; struct ice_aq_desc desc; @@ -759,17 +810,44 @@ ice_aq_set_mac_cfg(struct ice_hw *hw, u16 max_frame_size, bool auto_drop, if (max_frame_size == 0) return ICE_ERR_PARAM; + if ((xoff_quanta == 0 || xoff_thresh == 0) && tc_bitmap != 0 && + (__builtin_popcount(tc_bitmap) > 1)) + return ICE_ERR_PARAM; + ice_fill_dflt_direct_cmd_desc(&desc, ice_aqc_opc_set_mac_cfg); cmd->max_frame_size = CPU_TO_LE16(max_frame_size); if (ice_is_fw_auto_drop_supported(hw) && auto_drop) cmd->drop_opts |= ICE_AQ_SET_MAC_AUTO_DROP_BLOCKING_PKTS; - ice_fill_tx_timer_and_fc_thresh(hw, cmd); + + cmd->tx_tmr_priority = tc_bitmap; + cmd->tx_tmr_value = (xoff_quanta) ? CPU_TO_LE16(xoff_quanta) : + ice_get_xoff_pause_quanta(hw, + (tc_bitmap) ? __builtin_ctz(tc_bitmap) : 0, !!tc_bitmap); + cmd->fc_refresh_threshold = (xoff_thresh) ? CPU_TO_LE16(xoff_thresh) : + ice_get_xoff_pause_thresh(hw, + (tc_bitmap) ? __builtin_ctz(tc_bitmap) : 0, !!tc_bitmap); return ice_aq_send_cmd(hw, &desc, NULL, 0, cd); } +/** + * ice_aq_set_mac_cfg + * @hw: pointer to the HW struct + * @max_frame_size: Maximum Frame Size to be supported + * @auto_drop: Tell HW to drop packets if TC queue is blocked + * @cd: pointer to command details structure or NULL + * + * Set MAC configuration (0x0603) + */ +int +ice_aq_set_mac_cfg(struct ice_hw *hw, u16 max_frame_size, bool auto_drop, + struct ice_sq_cd *cd) +{ + return ice_aq_set_mac_pfc_cfg(hw, max_frame_size, 0, 0, 0, auto_drop, cd); +} + /** * ice_init_fltr_mgmt_struct - initializes filter management list and locks * @hw: pointer to the HW struct diff --git a/drivers/net/intel/ice/base/ice_common.h b/drivers/net/intel/ice/base/ice_common.h index 77ceccc6bd..884b8f7834 100644 --- a/drivers/net/intel/ice/base/ice_common.h +++ b/drivers/net/intel/ice/base/ice_common.h @@ -223,6 +223,9 @@ int ice_aq_set_mac_cfg(struct ice_hw *hw, u16 max_frame_size, bool auto_drop, struct ice_sq_cd *cd); int +ice_aq_set_mac_pfc_cfg(struct ice_hw *hw, u16 max_frame_size, u8 tc_bitmap, u16 xoff_quanta, + u16 xoff_thresh, bool auto_drop, struct ice_sq_cd *cd); +int ice_aq_get_link_info(struct ice_port_info *pi, bool ena_lse, struct ice_link_status *link, struct ice_sq_cd *cd); int -- 2.43.0