From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id 80E9DA0A0E; Tue, 11 May 2021 17:33:04 +0200 (CEST) Received: from [217.70.189.124] (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id F044D40140; Tue, 11 May 2021 17:33:03 +0200 (CEST) Received: from mga05.intel.com (mga05.intel.com [192.55.52.43]) by mails.dpdk.org (Postfix) with ESMTP id D5D364003E for ; Tue, 11 May 2021 17:33:01 +0200 (CEST) IronPort-SDR: yXnGKI1J5QDsTXUTYn3PVhU6TlzRmjFpBCmvdlozZ4POMv6Tan/Zj9vjX1vCUWFCj60SlLi1kW rXgwxCT0VGmA== X-IronPort-AV: E=McAfee;i="6200,9189,9981"; a="284963186" X-IronPort-AV: E=Sophos;i="5.82,291,1613462400"; d="scan'208";a="284963186" Received: from orsmga001.jf.intel.com ([10.7.209.18]) by fmsmga105.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 11 May 2021 08:32:54 -0700 IronPort-SDR: kCDzsfgU+vQtlwT1ihtasP4pfeB3JEJUFl1SZi4xR0bESP3eboz0T5FRpGFyUDPTbl6dpwCh7J uBssmBkXbfKg== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.82,291,1613462400"; d="scan'208";a="471162521" Received: from silpixa00399498.ir.intel.com (HELO silpixa00399498.ger.corp.intel.com) ([10.237.223.81]) by orsmga001.jf.intel.com with ESMTP; 11 May 2021 08:31:59 -0700 From: Anatoly Burakov To: dev@dpdk.org, Timothy McDaniel , Beilei Xing , Jingjing Wu , Qiming Yang , Qi Zhang , Haiyue Wang , Matan Azrad , Shahaf Shuler , Viacheslav Ovsiienko , Bruce Richardson , Konstantin Ananyev Cc: ciara.loftus@intel.com Date: Tue, 11 May 2021 15:31:52 +0000 Message-Id: <819ef1ace187365a615d3383e54579e3d9fb216e.1620747068.git.anatoly.burakov@intel.com> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Subject: [dpdk-dev] [21.08 PATCH v1 1/2] power: invert the monitor check X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org Sender: "dev" Previously, the semantics of power monitor were such that we were checking current value against the expected value, and if they matched, then the sleep was aborted. This is somewhat inflexible, because it only allowed us to check for a specific value. We can reverse the check, and instead have monitor sleep to be aborted if the expected value *doesn't* match what's in memory. This allows us to both implement all currently implemented driver code, as well as support more use cases which don't easily map to previous semantics (such as waiting on writes to AF_XDP counter value). This commit also adjusts all current driver implementations to match the new semantics. Signed-off-by: Anatoly Burakov --- drivers/event/dlb2/dlb2.c | 2 +- drivers/net/i40e/i40e_rxtx.c | 2 +- drivers/net/iavf/iavf_rxtx.c | 2 +- drivers/net/ice/ice_rxtx.c | 2 +- drivers/net/ixgbe/ixgbe_rxtx.c | 2 +- drivers/net/mlx5/mlx5_rx.c | 2 +- lib/eal/include/generic/rte_power_intrinsics.h | 8 ++++---- lib/eal/x86/rte_power_intrinsics.c | 4 ++-- 8 files changed, 12 insertions(+), 12 deletions(-) diff --git a/drivers/event/dlb2/dlb2.c b/drivers/event/dlb2/dlb2.c index 3570678b9e..5701bbb8ab 100644 --- a/drivers/event/dlb2/dlb2.c +++ b/drivers/event/dlb2/dlb2.c @@ -3188,7 +3188,7 @@ dlb2_dequeue_wait(struct dlb2_eventdev *dlb2, &cq_base[qm_port->cq_idx]; monitor_addr++; /* cq_gen bit is in second 64bit location */ - if (qm_port->gen_bit) + if (!qm_port->gen_bit) expected_value = qe_mask.raw_qe[1]; else expected_value = 0; diff --git a/drivers/net/i40e/i40e_rxtx.c b/drivers/net/i40e/i40e_rxtx.c index 02cf5e787c..4617ae914a 100644 --- a/drivers/net/i40e/i40e_rxtx.c +++ b/drivers/net/i40e/i40e_rxtx.c @@ -88,7 +88,7 @@ i40e_get_monitor_addr(void *rx_queue, struct rte_power_monitor_cond *pmc) * we expect the DD bit to be set to 1 if this descriptor was already * written to. */ - pmc->val = rte_cpu_to_le_64(1 << I40E_RX_DESC_STATUS_DD_SHIFT); + pmc->val = 0; pmc->mask = rte_cpu_to_le_64(1 << I40E_RX_DESC_STATUS_DD_SHIFT); /* registers are 64-bit */ diff --git a/drivers/net/iavf/iavf_rxtx.c b/drivers/net/iavf/iavf_rxtx.c index 87f7eebc65..d8d9cc860c 100644 --- a/drivers/net/iavf/iavf_rxtx.c +++ b/drivers/net/iavf/iavf_rxtx.c @@ -73,7 +73,7 @@ iavf_get_monitor_addr(void *rx_queue, struct rte_power_monitor_cond *pmc) * we expect the DD bit to be set to 1 if this descriptor was already * written to. */ - pmc->val = rte_cpu_to_le_64(1 << IAVF_RX_DESC_STATUS_DD_SHIFT); + pmc->val = 0; pmc->mask = rte_cpu_to_le_64(1 << IAVF_RX_DESC_STATUS_DD_SHIFT); /* registers are 64-bit */ diff --git a/drivers/net/ice/ice_rxtx.c b/drivers/net/ice/ice_rxtx.c index 92fbbc18da..4e349bfa3f 100644 --- a/drivers/net/ice/ice_rxtx.c +++ b/drivers/net/ice/ice_rxtx.c @@ -43,7 +43,7 @@ ice_get_monitor_addr(void *rx_queue, struct rte_power_monitor_cond *pmc) * we expect the DD bit to be set to 1 if this descriptor was already * written to. */ - pmc->val = rte_cpu_to_le_16(1 << ICE_RX_FLEX_DESC_STATUS0_DD_S); + pmc->val = 0; pmc->mask = rte_cpu_to_le_16(1 << ICE_RX_FLEX_DESC_STATUS0_DD_S); /* register is 16-bit */ diff --git a/drivers/net/ixgbe/ixgbe_rxtx.c b/drivers/net/ixgbe/ixgbe_rxtx.c index d69f36e977..2793718171 100644 --- a/drivers/net/ixgbe/ixgbe_rxtx.c +++ b/drivers/net/ixgbe/ixgbe_rxtx.c @@ -1385,7 +1385,7 @@ ixgbe_get_monitor_addr(void *rx_queue, struct rte_power_monitor_cond *pmc) * we expect the DD bit to be set to 1 if this descriptor was already * written to. */ - pmc->val = rte_cpu_to_le_32(IXGBE_RXDADV_STAT_DD); + pmc->val = 0; pmc->mask = rte_cpu_to_le_32(IXGBE_RXDADV_STAT_DD); /* the registers are 32-bit */ diff --git a/drivers/net/mlx5/mlx5_rx.c b/drivers/net/mlx5/mlx5_rx.c index 6cd71a44eb..3cbbe5bf59 100644 --- a/drivers/net/mlx5/mlx5_rx.c +++ b/drivers/net/mlx5/mlx5_rx.c @@ -282,7 +282,7 @@ int mlx5_get_monitor_addr(void *rx_queue, struct rte_power_monitor_cond *pmc) return -rte_errno; } pmc->addr = &cqe->op_own; - pmc->val = !!idx; + pmc->val = !idx; pmc->mask = MLX5_CQE_OWNER_MASK; pmc->size = sizeof(uint8_t); return 0; diff --git a/lib/eal/include/generic/rte_power_intrinsics.h b/lib/eal/include/generic/rte_power_intrinsics.h index dddca3d41c..28c481a8d2 100644 --- a/lib/eal/include/generic/rte_power_intrinsics.h +++ b/lib/eal/include/generic/rte_power_intrinsics.h @@ -45,10 +45,10 @@ struct rte_power_monitor_cond { * Additionally, an expected value (`pmc->val`), mask (`pmc->mask`), and data * size (`pmc->size`) are provided in the `pmc` power monitoring condition. If * the mask is non-zero, the current value pointed to by the `pmc->addr` pointer - * will be read and compared against the expected value, and if they match, the - * entering of optimized power state will be aborted. This is intended to - * prevent the CPU from entering optimized power state and waiting on a write - * that has already happened by the time this API is called. + * will be read and compared against the expected value, and if they do not + * match, the entering of optimized power state will be aborted. This is + * intended to prevent the CPU from entering optimized power state and waiting + * on a write that has already happened by the time this API is called. * * @warning It is responsibility of the user to check if this function is * supported at runtime using `rte_cpu_get_intrinsics_support()` API call. diff --git a/lib/eal/x86/rte_power_intrinsics.c b/lib/eal/x86/rte_power_intrinsics.c index 39ea9fdecd..7f0588d70e 100644 --- a/lib/eal/x86/rte_power_intrinsics.c +++ b/lib/eal/x86/rte_power_intrinsics.c @@ -116,8 +116,8 @@ rte_power_monitor(const struct rte_power_monitor_cond *pmc, pmc->addr, pmc->size); const uint64_t masked = cur_value & pmc->mask; - /* if the masked value is already matching, abort */ - if (masked == pmc->val) + /* if the masked value is not matching, abort */ + if (masked != pmc->val) goto end; } -- 2.25.1