From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id 69DC1A0524; Wed, 5 May 2021 08:43:04 +0200 (CEST) Received: from [217.70.189.124] (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id 3EB8A410E0; Wed, 5 May 2021 08:43:00 +0200 (CEST) Received: from NAM02-BN1-obe.outbound.protection.outlook.com (mail-bn1nam07on2078.outbound.protection.outlook.com [40.107.212.78]) by mails.dpdk.org (Postfix) with ESMTP id 9C50040040 for ; Wed, 5 May 2021 08:42:58 +0200 (CEST) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=c+2dG2HynHYSyIShnCJqw3PwUaWQjaLt8p3drli1TaSEhqttAyyScYGPX2z7DsiGjwnxzXVAtJtoLq0LHIGDh+9CWhbgl8axhatEKS8JX19UsuqV+s6ZB9c962J56mC8sbhGOyREqtxTC3aq4PPRxKUd9xXQ2782noyKLwEyytvzftQtDSkwa9sZp4f3dKuXrlZQ3iY60uvn7FMme8DCg6Ey1IKxNAVKfTd/wWbmaC67P9HIjLmpdnfD/P6R69a2CiP9cu3nDLLvGT4wnIqdmIOoy5NOFKRbNNq0SnmPFfPhjwQMTNYihdW+vOraNgLwnicqAlsfINZjJ7JeNUJ69Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=fE2pRAjf4ySJh5RT1BadgB3oxf/Yg1+1WJdLbw7rFmY=; b=c0S7nI+bvHfkZv1k+E7mHxhmXKwT9Nw1RntgcLAZ0bVZHRN9L/3JtWXiX2a6O8Sc0fFZvMlTkxFO4AV4G33sPlq4+HyaTDY19KI2QOoXDrMnBPUAyrBXBf7ujl2shxKhTKnMxB92S4WDH2YCsoWTgOl0WJ3lBgw53TOcasJPeCPAfXe2qYyN3xmCUUwnDj+uISbn3SX0rDDttghxngMaPxK8JOrNxIhMW3GE0bzqkrkYBj/OAXQkLoi0WX7wrU8PJ3lZdEA/ZfxWiiaATtSlYY+ZeZZPR3N21XyVaMdpQH3OgnpfqlPU1nl0hsM2ANBca2KJXWRfRiV4VHVJ47MxlA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.112.34) smtp.rcpttodomain=dpdk.org smtp.mailfrom=nvidia.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=fE2pRAjf4ySJh5RT1BadgB3oxf/Yg1+1WJdLbw7rFmY=; b=aNb5ypjLohfuug8B/XSSgIX1x437jW3kOoMMLQaMwhwaMIcqLDKP4C90v/hT+Zv3wmbYx63Chw+qCB879alYPLPNFoK6mm5Utcs/lU7kLSZebpNxDNMDM5J6MrjQybIB9Zed0yqjrQiK0iEikcJ6oC4ujfVPJfgArEKSIPwd4FEEGX5mxuCwQ6dnzVSnL/yngI9fRr9BHlSLT5czLeLHEUvatT6k4wZug3k4Gs6/7kC92ykFUlCCDVPqVxqWYlN+3xGXKzdWuzNApiN+iCgJ3gb1HlRFCfX45EUk5G2tW7/TRvaScuEQKq4mnrAfv0MvivFr+Bcnn63xIBxUvpfKBA== Received: from BN9PR03CA0909.namprd03.prod.outlook.com (2603:10b6:408:107::14) by BN8PR12MB2897.namprd12.prod.outlook.com (2603:10b6:408:99::25) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4087.25; Wed, 5 May 2021 06:42:55 +0000 Received: from BN8NAM11FT032.eop-nam11.prod.protection.outlook.com (2603:10b6:408:107:cafe::ea) by BN9PR03CA0909.outlook.office365.com (2603:10b6:408:107::14) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4108.25 via Frontend Transport; Wed, 5 May 2021 06:42:55 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.112.34) smtp.mailfrom=nvidia.com; dpdk.org; dkim=none (message not signed) header.d=none;dpdk.org; dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.112.34 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.112.34; helo=mail.nvidia.com; Received: from mail.nvidia.com (216.228.112.34) by BN8NAM11FT032.mail.protection.outlook.com (10.13.177.88) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.20.4108.25 via Frontend Transport; Wed, 5 May 2021 06:42:55 +0000 Received: from nvidia.com (172.20.145.6) by HQMAIL107.nvidia.com (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 5 May 2021 06:42:49 +0000 From: Bing Zhao To: , , CC: , , Date: Wed, 5 May 2021 09:40:59 +0300 Message-ID: <20210505064104.30248-13-bingz@nvidia.com> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20210505064104.30248-1-bingz@nvidia.com> References: <20210427153811.11554-1-bingz@nvidia.com> <20210505064104.30248-1-bingz@nvidia.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Originating-IP: [172.20.145.6] X-ClientProxiedBy: HQMAIL105.nvidia.com (172.20.187.12) To HQMAIL107.nvidia.com (172.20.187.13) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 140c329c-8615-4fc1-8b02-08d90f9103d9 X-MS-TrafficTypeDiagnostic: BN8PR12MB2897: X-LD-Processed: 43083d15-7273-40c1-b7db-39efd9ccc17a,ExtAddr X-Microsoft-Antispam-PRVS: X-MS-Oob-TLC-OOBClassifiers: OLM:6790; X-MS-Exchange-SenderADCheck: 1 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: l1zwNzcrOSNR4LRr4uZeKGI2K9iAS61oFuH6Diy9s32pjpMplXWL2onu6LJjQfkBsUJxR7vqZYbIRiXO971AR5ELrlSJDhVI3i0r3mS5NGhNwGq2e/QZ0chTXOnj1BpdHvi/xqzWilV7a7he84bJjLCwZHJj8EFEVWLUr7AR4ACgMGYXxKnjimujqzL4lpyRWS8yUvsFUTzc/beqEn+eSS1K4fTmTJXycxIhcI03KqUO53y3GRGBeH/HT/eKH1dweKKxq/r+qsv5aa4wr6gXntt6CXqw3rH/EwtBimHjI59CM/SRK1bnu+lBhxWFKZlT7oNkqg3Xbczk7QGgTskNrUH144zk6f5hSkXV1EeRvYjms8syr7co4zIvaeIq82J1PlRudb/p0Kc7uMjLAC7LL56E8WpSW/vkDoJIfMKdcGsYuQLq2B5PaUBRebIxLB2T3QqkUr74qTu2RA3fXF7ZtwX6UBsBCHStlTnIDfW9+DjS6JfRzVOmco7OsA7xxp2aZvuPPCWaBrTvGB/YMvCZVjGku01oGHJUkY3zPVHiZuzQWIAFRlPzYbCS1oSnLRPud6agGrhEds4jhpHzsqQJZvqyr8WJ9Ku7QsdNlF2VrrANqyW1VNBW9qgY1FDtHl5yI+noocz/jca69tTfFL3YAQ== X-Forefront-Antispam-Report: CIP:216.228.112.34; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:schybrid03.nvidia.com; CAT:NONE; SFS:(4636009)(136003)(396003)(346002)(39860400002)(376002)(46966006)(36840700001)(7696005)(6286002)(7636003)(186003)(54906003)(16526019)(26005)(6666004)(107886003)(2906002)(110136005)(36906005)(8936002)(83380400001)(356005)(55016002)(86362001)(8676002)(82740400003)(1076003)(316002)(36756003)(47076005)(426003)(478600001)(70206006)(336012)(70586007)(5660300002)(82310400003)(36860700001)(4326008)(2616005); DIR:OUT; SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 05 May 2021 06:42:55.7020 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 140c329c-8615-4fc1-8b02-08d90f9103d9 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.112.34]; Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BN8NAM11FT032.eop-nam11.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: BN8PR12MB2897 Subject: [dpdk-dev] [PATCH v3 12/17] net/mlx5: add translation of CT item X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org Sender: "dev" The return register of the DR action will be used for matching. After the ASO CT checking of a TCP packet, the syndrome is filled in the register. Only the 8 LSB should be used. A converting from RTE_FLOW_CONNTRACK_FLAG* to the syndrome should be done after checing the spec and mask fields. Signed-off-by: Bing Zhao --- drivers/net/mlx5/mlx5_flow.h | 7 ++++ drivers/net/mlx5/mlx5_flow_dv.c | 62 +++++++++++++++++++++++++++++++++ 2 files changed, 69 insertions(+) diff --git a/drivers/net/mlx5/mlx5_flow.h b/drivers/net/mlx5/mlx5_flow.h index 286e3fb6a4..eb0bb42161 100644 --- a/drivers/net/mlx5/mlx5_flow.h +++ b/drivers/net/mlx5/mlx5_flow.h @@ -405,6 +405,13 @@ enum mlx5_feature_name { /* Maximum number of fields to modify in MODIFY_FIELD */ #define MLX5_ACT_MAX_MOD_FIELDS 5 +/* Syndrome bits definition for connection tracking. */ +#define MLX5_CT_SYNDROME_VALID (0x0 << 6) +#define MLX5_CT_SYNDROME_INVALID (0x1 << 6) +#define MLX5_CT_SYNDROME_TRAP (0x2 << 6) +#define MLX5_CT_SYNDROME_STATE_CHANGE (0x1 << 1) +#define MLX5_CT_SYNDROME_BAD_PACKET (0x1 << 0) + enum mlx5_flow_drv_type { MLX5_FLOW_TYPE_MIN, MLX5_FLOW_TYPE_DV, diff --git a/drivers/net/mlx5/mlx5_flow_dv.c b/drivers/net/mlx5/mlx5_flow_dv.c index 14af900267..b0858e3df8 100644 --- a/drivers/net/mlx5/mlx5_flow_dv.c +++ b/drivers/net/mlx5/mlx5_flow_dv.c @@ -9379,6 +9379,64 @@ flow_dv_translate_item_ecpri(struct rte_eth_dev *dev, void *matcher, } } +/* + * Add connection tracking status item to matcher + * + * @param[in] dev + * The devich to configure through. + * @param[in, out] matcher + * Flow matcher. + * @param[in, out] key + * Flow matcher value. + * @param[in] item + * Flow pattern to translate. + */ +static void +flow_dv_translate_item_aso_ct(struct rte_eth_dev *dev, + void *matcher, void *key, + const struct rte_flow_item *item) +{ + uint32_t reg_value = 0; + int reg_id; + /* 8LSB 0b 11/0000/11, middle 4 bits are reserved. */ + uint32_t reg_mask = 0; + const struct rte_flow_item_conntrack *spec = item->spec; + const struct rte_flow_item_conntrack *mask = item->mask; + uint32_t flags; + struct rte_flow_error error; + + if (!mask) + mask = &rte_flow_item_conntrack_mask; + if (!spec || !mask->flags) + return; + flags = spec->flags & mask->flags; + /* The conflict should be checked in the validation. */ + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_VALID) + reg_value |= MLX5_CT_SYNDROME_VALID; + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_CHANGED) + reg_value |= MLX5_CT_SYNDROME_STATE_CHANGE; + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_INVALID) + reg_value |= MLX5_CT_SYNDROME_INVALID; + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_DISABLED) + reg_value |= MLX5_CT_SYNDROME_TRAP; + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_BAD) + reg_value |= MLX5_CT_SYNDROME_BAD_PACKET; + if (mask->flags & (RTE_FLOW_CONNTRACK_PKT_STATE_VALID | + RTE_FLOW_CONNTRACK_PKT_STATE_INVALID | + RTE_FLOW_CONNTRACK_PKT_STATE_DISABLED)) + reg_mask |= 0xc0; + if (mask->flags & RTE_FLOW_CONNTRACK_PKT_STATE_CHANGED) + reg_mask |= MLX5_CT_SYNDROME_STATE_CHANGE; + if (mask->flags & RTE_FLOW_CONNTRACK_PKT_STATE_BAD) + reg_mask |= MLX5_CT_SYNDROME_BAD_PACKET; + /* The REG_C_x value could be saved during startup. */ + reg_id = mlx5_flow_get_reg_id(dev, MLX5_ASO_CONNTRACK, 0, &error); + if (reg_id == REG_NON) + return; + flow_dv_match_meta_reg(matcher, key, (enum modify_reg)reg_id, + reg_value, reg_mask); +} + static uint32_t matcher_zero[MLX5_ST_SZ_DW(fte_match_param)] = { 0 }; #define HEADER_IS_ZERO(match_criteria, headers) \ @@ -12322,6 +12380,10 @@ flow_dv_translate(struct rte_eth_dev *dev, /* No other protocol should follow eCPRI layer. */ last_item = MLX5_FLOW_LAYER_ECPRI; break; + case RTE_FLOW_ITEM_TYPE_CONNTRACK: + flow_dv_translate_item_aso_ct(dev, match_mask, + match_value, items); + break; default: break; } -- 2.27.0