From: Wathsala Vithanage <wathsala.vithanage@arm.com>
To: Ruifeng Wang <ruifeng.wang@arm.com>
Cc: honnappa.nagarahalli@arm.com, dev@dpdk.org,
Wathsala Vithanage <wathsala.vithanage@arm.com>,
Dhruv Tripathi <dhruv.tripathi@arm.com>
Subject: [PATCH v4 4/4] eal: describe Arm CPU features including WFXT
Date: Fri, 26 Jul 2024 17:15:27 +0000 [thread overview]
Message-ID: <20240726171528.2245682-4-wathsala.vithanage@arm.com> (raw)
In-Reply-To: <20240726171528.2245682-1-wathsala.vithanage@arm.com>
Add descriptive comments to each Arm feature listed in rte_cpu_flag_t.
Signed-off-by: Wathsala Vithanage <wathsala.vithanage@arm.com>
Reviewed-by: Honnappa Nagarahalli <honnappa.nagarahalli@arm.com>
Reviewed-by: Dhruv Tripathi <dhruv.tripathi@arm.com>
---
lib/eal/arm/include/rte_cpuflags_64.h | 48 +++++++++++++++++++++++++++
1 file changed, 48 insertions(+)
diff --git a/lib/eal/arm/include/rte_cpuflags_64.h b/lib/eal/arm/include/rte_cpuflags_64.h
index 993d980a02..eed67bf6ec 100644
--- a/lib/eal/arm/include/rte_cpuflags_64.h
+++ b/lib/eal/arm/include/rte_cpuflags_64.h
@@ -13,28 +13,76 @@ extern "C" {
* Enumeration of all CPU features supported
*/
enum rte_cpu_flag_t {
+ /* Floating point capability */
RTE_CPUFLAG_FP = 0,
+
+ /* Arm Neon extension */
RTE_CPUFLAG_NEON,
+
+ /* Generic timer event stream */
RTE_CPUFLAG_EVTSTRM,
+
+ /* AES instructions */
RTE_CPUFLAG_AES,
+
+ /* Polynomial multiply long instruction */
RTE_CPUFLAG_PMULL,
+
+ /* SHA1 instructions */
RTE_CPUFLAG_SHA1,
+
+ /* SHA2 instructions */
RTE_CPUFLAG_SHA2,
+
+ /* CRC32 instruction */
RTE_CPUFLAG_CRC32,
+
+ /*
+ * LDADD, LDCLR, LDEOR, LDSET, LDSMAX, LDSMIN, LDUMAX, LDUMIN, CAS,
+ * CASP, and SWP instructions
+ */
RTE_CPUFLAG_ATOMICS,
+
+ /* Arm SVE extension */
RTE_CPUFLAG_SVE,
+
+ /* Arm SVE2 extension */
RTE_CPUFLAG_SVE2,
+
+ /* SVE-AES instructions */
RTE_CPUFLAG_SVEAES,
+
+ /* SVE-PMULL instruction */
RTE_CPUFLAG_SVEPMULL,
+
+ /* SVE bit permute instructions */
RTE_CPUFLAG_SVEBITPERM,
+
+ /* SVE-SHA3 instructions */
RTE_CPUFLAG_SVESHA3,
+
+ /* SVE-SM4 instructions */
RTE_CPUFLAG_SVESM4,
+
+ /* CFINV, RMIF, SETF16, SETF8, AXFLAG, and XAFLAG instructions */
RTE_CPUFLAG_FLAGM2,
+
+ /* FRINT32Z, FRINT32X, FRINT64Z, and FRINT64X instructions */
RTE_CPUFLAG_FRINT,
+
+ /* SVE Int8 matrix multiplication instructions */
RTE_CPUFLAG_SVEI8MM,
+
+ /* SVE FP32 floating-point matrix multiplication instructions */
RTE_CPUFLAG_SVEF32MM,
+
+ /* SVE FP64 floating-point matrix multiplication instructions */
RTE_CPUFLAG_SVEF64MM,
+
+ /* SVE BFloat16 instructions */
RTE_CPUFLAG_SVEBF16,
+
+ /* 64 bit execution state of the Arm architecture */
RTE_CPUFLAG_AARCH64,
/* WFET and WFIT instructions */
--
2.34.1
prev parent reply other threads:[~2024-07-26 17:15 UTC|newest]
Thread overview: 32+ messages / expand[flat|nested] mbox.gz Atom feed top
2024-06-04 4:44 [PATCH 1/2] config/arm: adds Arm Neoverse N3 SoC Wathsala Vithanage
2024-06-04 4:44 ` [PATCH 2/2] eal: add Arm WFET in power management intrinsics Wathsala Vithanage
2024-06-04 15:41 ` Stephen Hemminger
2024-06-19 6:45 ` [PATCH v2 1/2] config/arm: adds Arm Neoverse N3 SoC Wathsala Vithanage
2024-06-19 6:45 ` [PATCH v2 2/2] eal: add Arm WFET in power management intrinsics Wathsala Vithanage
2024-06-27 15:30 ` Thomas Monjalon
2024-07-01 21:34 ` Wathsala Wathawana Vithanage
2024-07-02 8:29 ` Thomas Monjalon
2024-07-03 13:27 ` Wathsala Wathawana Vithanage
2024-07-03 13:33 ` Thomas Monjalon
2024-07-03 16:58 ` Wathsala Wathawana Vithanage
2024-07-04 10:55 ` Pavan Nikhilesh Bhagavatula
2024-07-04 14:14 ` Thomas Monjalon
2024-07-04 14:55 ` Stephen Hemminger
2024-07-04 18:59 ` Thomas Monjalon
2024-07-05 16:10 ` [EXTERNAL] " Pavan Nikhilesh Bhagavatula
2024-07-07 17:37 ` [EXTERNAL] " Honnappa Nagarahalli
2024-07-05 16:01 ` Wathsala Wathawana Vithanage
2024-07-05 16:11 ` Pavan Nikhilesh Bhagavatula
2024-07-05 16:25 ` Wathsala Wathawana Vithanage
2024-07-03 16:19 ` Wathsala Wathawana Vithanage
2024-07-15 22:53 ` [PATCH v3 1/4] eal: expand the availability of WFE and related instructions Wathsala Vithanage
2024-07-15 22:53 ` [PATCH v3 2/4] config/arm: adds Arm Neoverse N3 SoC Wathsala Vithanage
2024-07-16 1:52 ` Honnappa Nagarahalli
2024-07-15 22:53 ` [PATCH v3 3/4] eal: add Arm WFET in power management intrinsics Wathsala Vithanage
2024-07-15 22:53 ` [PATCH v3 4/4] eal: describe Arm CPU features including WFXT Wathsala Vithanage
2024-07-16 1:02 ` Honnappa Nagarahalli
2024-07-26 17:15 ` [PATCH v4 1/4] eal: expand the availability of WFE and related instructions Wathsala Vithanage
2024-07-26 17:15 ` [PATCH v4 2/4] config/arm: adds Arm Neoverse N3 SoC Wathsala Vithanage
2024-07-26 17:15 ` [PATCH v4 3/4] eal: add Arm WFET in power management intrinsics Wathsala Vithanage
2024-10-10 17:01 ` Thomas Monjalon
2024-07-26 17:15 ` Wathsala Vithanage [this message]
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20240726171528.2245682-4-wathsala.vithanage@arm.com \
--to=wathsala.vithanage@arm.com \
--cc=dev@dpdk.org \
--cc=dhruv.tripathi@arm.com \
--cc=honnappa.nagarahalli@arm.com \
--cc=ruifeng.wang@arm.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).