From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mail-pa0-f45.google.com (mail-pa0-f45.google.com [209.85.220.45]) by dpdk.org (Postfix) with ESMTP id 03E0A7E97 for ; Sat, 1 Nov 2014 14:43:56 +0100 (CET) Received: by mail-pa0-f45.google.com with SMTP id lf10so9449609pab.4 for ; Sat, 01 Nov 2014 06:53:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20120113; h=message-id:date:from:user-agent:mime-version:to:cc:subject :references:in-reply-to:content-type:content-transfer-encoding; bh=2JuYKF+yUR9Boed3Tun6DT8+yo2i04kQy1e71pa3fA8=; b=lvhUXGCWiYIi9cGdU89SS3J0jRD4fOKSRKMqhTckxAb1+w7xIWRuQ3B0IKAtNU5qo6 5ycKau6jfbwlT1w0nXbx6n6PY0loWxmo+OMO7KZKzeQyZLnEYLhlOWtm///2zq9mTAm6 nNG3qI7SnDSXWEkem6UQUsZx4i9TI76ufMo8JPb5c+eM/YOtKN93A+xhX1e8V8aAclaZ XPkEZlJFIqbbdGyc9aoewH6Yux7DfDjiwLKsaFnh/psnHsXHo6EsbmS4jfk0hL7VwR0T UspMd2Y2AvqaYTez3B83Bw3V0obrMJQj5qPpFeeWmdLn1TZRlMBis/AgyP5ChWHK1jim fDRg== X-Received: by 10.68.242.164 with SMTP id wr4mr206731pbc.148.1414849981021; Sat, 01 Nov 2014 06:53:01 -0700 (PDT) Received: from [192.168.219.140] ([125.191.208.24]) by mx.google.com with ESMTPSA id pn4sm12617001pbb.12.2014.11.01.06.52.58 for (version=TLSv1.2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Sat, 01 Nov 2014 06:53:00 -0700 (PDT) Message-ID: <5454E5B8.4030809@gmail.com> Date: Sat, 01 Nov 2014 22:52:56 +0900 From: GyuminHwang User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:31.0) Gecko/20100101 Thunderbird/31.2.0 MIME-Version: 1.0 To: Bruce Richardson References: <5451E980.2060707@gmail.com> <20141030095522.GA4460@bricha3-MOBL3> <5452DD2C.8030402@gmail.com> <20141031100817.GA4948@bricha3-MOBL3> In-Reply-To: <20141031100817.GA4948@bricha3-MOBL3> Content-Type: text/plain; charset=utf-8; format=flowed Content-Transfer-Encoding: 8bit Cc: dev@dpdk.org Subject: Re: [dpdk-dev] Relationship between H/W ring and S/W ring X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.15 Precedence: list List-Id: patches and discussions about DPDK List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , X-List-Received-Date: Sat, 01 Nov 2014 13:43:57 -0000 Now I understand. Thanks Bruce. 2014년 10월 31일 19:08에 Bruce Richardson 이(가) 쓴 글: > On Fri, Oct 31, 2014 at 09:51:56AM +0900, Gyumin wrote: >> Thanks Bruce. >> >> I also agree with that the size of the S/W ring depends on the configuration >> parameters because the size of the S/W ring is /sizeof(struct igb_rx_entry) >> * len/ in the ixgbe_dev_rx_queue_setup function. H/W ring is also allocated >> in the same function by using the ring_dma_zone_reserve function, and its >> size is RX_RING_SZ. I don't think the RX_RING_SZ is configurable but it is >> fixed value. Is there any other code configuring the size of H/W ring? >> > Indeed you are right, my mistake. The comment indicates that we always reserve > the memory to be the maximum size so that we can resize the rings easier later > on. > In terms of runtime usage, though, if you look a the RX functions, you can see > that the two rings are always kept in sync. For example, looking at > ixgbe_rxq_rearm in ixgbe_rxtx_vec.c, you will see that rxdp and rxep values > both start at offset "rxq->rxrearm_start" at the top of the function, and that > in the main rearm loop, both are incremented twice each iteration (rxep += 2 in > the for statment itself, and two rxdp++'s are used in the last two lines of the > loop body). > > Regards, > /Bruce > >> 2014-10-30 오후 6:55에 Bruce Richardson 이(가) 쓴 글: >>> On Thu, Oct 30, 2014 at 04:32:16PM +0900, Gyumin wrote: >>>> Hi >>>> >>>> I`m reading the ixgbe code especially about H/W ring and S/W ring. Is the >>>> relationship between H/W ring and S/W ring one-to-one mapping? >>>> As far as I know, H/W ring size is determined in the code(hard coded) while >>>> S/W ring size is determined in port configuration time. >>>> In the ixgbe_rx_alloc_bufs function, H/W ring header address and packet >>>> address indicate the DMA address of S/W ring's mbuf. I understand it means >>>> that the relationship between the H/W ring and S/W ring is one-to-one >>>> mapping. For example, if the size of H/W ring is greater than the size of >>>> S/W ring then some portion of H/W ring is unused. Is it correct? >>>> >>>> Thanks >>> Hi, >>> >>> Yes, there is a 1:1 mapping between the hardware and software ring entries, and both are sized depending on the configuration parameters passed to the ring setup APIs. As you state, the HW ring contains the DMA addresses of the packet buffers, while the sw_ring contains the pointers to the original mbufs. The two rings are always kept in sync in the code. >>> >>> /Bruce >>>