From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id DD3B8433D8 for ; Mon, 11 Dec 2023 11:16:11 +0100 (CET) Received: from mails.dpdk.org (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id D7B32427E2; Mon, 11 Dec 2023 11:16:11 +0100 (CET) Received: from NAM10-BN7-obe.outbound.protection.outlook.com (mail-bn7nam10on2061.outbound.protection.outlook.com [40.107.92.61]) by mails.dpdk.org (Postfix) with ESMTP id 64F8540E0F for ; Mon, 11 Dec 2023 11:16:10 +0100 (CET) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=Nd4CcZXvN+Kwpfh9YQ0FmTFtmZMaCtEiKJ+kLanB+u51TPEHXkAO/5llD4wzrXaB3xXe/yvt9K5msfh5vGzXqP5NAIblJ/q+K4iELnMGLyFZHP0Ch+qvyIFDQREWLMSoI8zQcmdb25RaMnAobhPvCJhQBKjjktaC/oBXbTwM4uh1E3I8cOoJejq+sPrqW3MXtODMI62AG04G+2fL988pRlY+GMYPqaOR92VetYg/TENE2Eu9H9oG8gOvDWLLTScdqVWqJJnIH9xMVKi1CNCoN8R/HdiywIh2tOj1DiMF+Q2oHm7pwR2w4ccvuwv3+NmZ08ONcvGawHeMMa/8NYcrLQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=3N+tRn+HKb50Lj7OLl9avdfN6PSc7ajZ/DVSH8Vy83U=; b=FZHcJ+kkXhmVIotyoaHQjA7F9wO13iYWcL8i1qWIUcaAstTFn5ijtY1RgyiXlzy2Pvdzg2Ey23CidUhBNw3VI8li69I5Qe+eiexe+0+EJfDD38lLaIyvCLOsyFaRtNGrOZxQL9Yc19oOWmgivU5kZxXk+DYQOXMU8rLAWCJrvDsbRW+tFXAJ91lXi37vNu2EsdP97LFTW606YO16eqNjPG6ZttwyqJBu3hBV7BynWGM4mE6vH+THRZ4tXFr8hQYuYgxzkJYZEsVeJFnmEQZaDeIoC/C2LtmSkOdHbPTqhTKUxTODiy6b54RnLjALzRTJ0B1QqW8UHSq8YF/z8dv+uQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.117.160) smtp.rcpttodomain=huawei.com smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=3N+tRn+HKb50Lj7OLl9avdfN6PSc7ajZ/DVSH8Vy83U=; b=IgmYEb7aS/RTAM8+TOqckjK6oM/2T5fXIhQrRvgWYPQ86u6PG/PhpA3ru5QpryN7/6zEZNbKVLDpkWM0/TPzstbXsKXC8fuFDzqUzpzs+wcU5L/BfvQLpD6Psl4bCnOj3X3ihO2t849jsi6L3VV2nM0ZhwLicjhk4YAht/FBKSP3ejUDQKEGhKFVO6SNVgl4adRNQ27Nr2FIDJjgk+A901TtJMzhPEIkhCYlV9nUJl1+soRV2mBjPnb3wN6vl0Ts/4VE87RCj0ZcwLE4v0UOpYm3QPPFj2AsBcmDn11iFKBulXBEmCBO9vUIAnvnjty3+jmwif5Okk+AizhfoNskaQ== Received: from BLAPR05CA0009.namprd05.prod.outlook.com (2603:10b6:208:36e::16) by DM4PR12MB6543.namprd12.prod.outlook.com (2603:10b6:8:8c::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7068.32; Mon, 11 Dec 2023 10:16:05 +0000 Received: from MN1PEPF0000ECD5.namprd02.prod.outlook.com (2603:10b6:208:36e:cafe::c) by BLAPR05CA0009.outlook.office365.com (2603:10b6:208:36e::16) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7091.21 via Frontend Transport; Mon, 11 Dec 2023 10:16:05 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.117.160) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.117.160 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.117.160; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.117.160) by MN1PEPF0000ECD5.mail.protection.outlook.com (10.167.242.133) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7091.18 via Frontend Transport; Mon, 11 Dec 2023 10:16:04 +0000 Received: from rnnvmail201.nvidia.com (10.129.68.8) by mail.nvidia.com (10.129.200.66) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.41; Mon, 11 Dec 2023 02:15:47 -0800 Received: from nvidia.com (10.126.231.35) by rnnvmail201.nvidia.com (10.129.68.8) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.41; Mon, 11 Dec 2023 02:15:45 -0800 From: Xueming Li To: Huisong Li CC: Jie Hai , dpdk stable Subject: patch 'net/hns3: fix LRO offload to report' has been queued to stable release 22.11.4 Date: Mon, 11 Dec 2023 18:11:01 +0800 Message-ID: <20231211101226.2122-37-xuemingl@nvidia.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20231211101226.2122-1-xuemingl@nvidia.com> References: <20231022142250.10324-1-xuemingl@nvidia.com> <20231211101226.2122-1-xuemingl@nvidia.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Originating-IP: [10.126.231.35] X-ClientProxiedBy: rnnvmail201.nvidia.com (10.129.68.8) To rnnvmail201.nvidia.com (10.129.68.8) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: MN1PEPF0000ECD5:EE_|DM4PR12MB6543:EE_ X-MS-Office365-Filtering-Correlation-Id: 1f44600c-5cd2-44ea-3204-08dbfa322f16 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: e/0gbF9+vxY6gF8NRo2LxIspgPueKJlOoTbUvzeZDJKA82KO8pbgcmBIYN+Rlp3BIhCsXbuI/eJm3bJRHI5w/O/MNLqT6Bw0Aw89Dt+u+i5ahJRmNHXbgEj8WhYZcE59LcUQRsMX4ALKxUNDgt4Lp+cstah1iLKhBeqjdoI1WsCgbvPKDJCxN8siFO5fWkSny6PwEVscIbm+GWn+xl11Xd9vHFiokG4CpHIszwZko26iuI4fn3QflqUE1iiy0dOuufyV4zYirKe8ndfSl23yGiPPd6GNWP9njY6mJIqtbALv6WWMMgXNWBoEmA44CFeREg3x5/K9BKxtKofbpomtKBuX372b/MRFe1FCm00B4lwIX20LaNzRo7YxccTyCKmF/GnHyUTQROAZULjEBlOZwM8znU7D+cV23lYRaSygRiImA5wwAWRPORxgy4bZHfpwtpT06mxpQfmaAsU9LowEDVK+4bWh2NKsd4tePoUAMWlMDSL7f8XYvALC2IfBt8V/taYsf5AR/bmF8xZumFVCOyAczD1htciI2Fc2EOnZbrt4zCETPMYmMdkB2K1nIIqLk/aOORYtw/KYwzA51qNmiF2CN0RtWcWEzZ7Fg6ocZtUtvv4GDfT9qFq+qCBRJR/TNC5sNsQeHRFurmDg+efIYpqjtZoPCB7m1HUATTjyrR2aF+DhCsEcL7nQ+6XVEa+FwUDUMsMrVwpAJIyLEXlhLxKTiJSLS7wHj9Z/aGx6CXf93oy4Z90FdoRvqjthj26kXyaKhpVpyXspSOllwPIEFg== X-Forefront-Antispam-Report: CIP:216.228.117.160; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:dc6edge1.nvidia.com; CAT:NONE; SFS:(13230031)(4636009)(136003)(346002)(39860400002)(376002)(396003)(230922051799003)(64100799003)(451199024)(82310400011)(1800799012)(186009)(36840700001)(40470700004)(46966006)(55016003)(40480700001)(41300700001)(4001150100001)(40460700003)(2906002)(30864003)(5660300002)(316002)(4326008)(6916009)(8936002)(8676002)(70586007)(54906003)(70206006)(356005)(82740400003)(7636003)(2616005)(40140700001)(86362001)(36756003)(36860700001)(47076005)(966005)(83380400001)(426003)(26005)(478600001)(6666004)(6286002)(336012)(1076003)(16526019)(7696005)(53546011); DIR:OUT; SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 11 Dec 2023 10:16:04.6474 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 1f44600c-5cd2-44ea-3204-08dbfa322f16 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.117.160]; Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: MN1PEPF0000ECD5.namprd02.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: DM4PR12MB6543 X-BeenThere: stable@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: patches for DPDK stable branches List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: stable-bounces@dpdk.org Hi, FYI, your patch has been queued to stable release 22.11.4 Note it hasn't been pushed to http://dpdk.org/browse/dpdk-stable yet. It will be pushed if I get no objections before 12/13/23. So please shout if anyone has objections. Also note that after the patch there's a diff of the upstream commit vs the patch applied to the branch. This will indicate if there was any rebasing needed to apply to the stable branch. If there were code changes for rebasing (ie: not only metadata diffs), please double check that the rebase was correctly done. Queued patches are on a temporary branch at: https://git.dpdk.org/dpdk-stable/log/?h=22.11-staging This queued commit can be viewed at: https://git.dpdk.org/dpdk-stable/commit/?h=22.11-staging&id=36f408b7d8be653b1c529b71f8d7651dbc6f4f68 Thanks. Xueming Li --- >From 36f408b7d8be653b1c529b71f8d7651dbc6f4f68 Mon Sep 17 00:00:00 2001 From: Huisong Li Date: Tue, 31 Oct 2023 20:23:55 +0800 Subject: [PATCH] net/hns3: fix LRO offload to report Cc: Xueming Li [ upstream commit a4b2c6815abd3e39daca2e2c93334b813e6a0be4 ] Some network engines, like part of HIP09, may not support LRO offload, but this offload capability is also reported to user. So this patch determines whether driver reports this capability based on the capabilities from firmware. In addition, some network engines, like HIP08, always support LRO offload and their firmware don't report this capability. So this patch has to move getting revision ID codes to earlier stage and set default capabilities for these network engines based on revision ID. Fixes: ab2e2e344163 ("net/hns3: get device capability in primary process") Fixes: f5ed7d99cf45 ("net/hns3: extract common function to obtain revision ID") Signed-off-by: Huisong Li Signed-off-by: Jie Hai --- drivers/net/hns3/hns3_cmd.c | 17 ++++++++++++++++- drivers/net/hns3/hns3_cmd.h | 1 + drivers/net/hns3/hns3_common.c | 5 +++-- drivers/net/hns3/hns3_dump.c | 1 + drivers/net/hns3/hns3_ethdev.c | 8 ++++---- drivers/net/hns3/hns3_ethdev.h | 1 + drivers/net/hns3/hns3_ethdev_vf.c | 8 ++++---- drivers/net/hns3/hns3_rxtx.c | 3 +++ 8 files changed, 33 insertions(+), 11 deletions(-) diff --git a/drivers/net/hns3/hns3_cmd.c b/drivers/net/hns3/hns3_cmd.c index 8f5c373acf..1dd4b7a8fc 100644 --- a/drivers/net/hns3/hns3_cmd.c +++ b/drivers/net/hns3/hns3_cmd.c @@ -507,6 +507,8 @@ hns3_parse_capability(struct hns3_hw *hw, hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_RAS_IMP_B, 1); if (hns3_get_bit(caps, HNS3_CAPS_TM_B)) hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_TM_B, 1); + if (hns3_get_bit(caps, HNS3_CAPS_GRO_B)) + hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_GRO_B, 1); } static uint32_t @@ -541,6 +543,19 @@ hns3_set_dcb_capability(struct hns3_hw *hw) hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_DCB_B, 1); } +static void +hns3_set_default_capability(struct hns3_hw *hw) +{ + hns3_set_dcb_capability(hw); + + /* + * The firmware of the network engines with HIP08 do not report some + * capabilities, like GRO. Set default capabilities for it. + */ + if (hw->revision < PCI_REVISION_ID_HIP09_A) + hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_GRO_B, 1); +} + static int hns3_cmd_query_firmware_version_and_capability(struct hns3_hw *hw) { @@ -559,7 +574,7 @@ hns3_cmd_query_firmware_version_and_capability(struct hns3_hw *hw) hw->fw_version = rte_le_to_cpu_32(resp->firmware); - hns3_set_dcb_capability(hw); + hns3_set_default_capability(hw); /* * Make sure mask the capability before parse capability because it diff --git a/drivers/net/hns3/hns3_cmd.h b/drivers/net/hns3/hns3_cmd.h index eb394c9dec..0a4d59bd9b 100644 --- a/drivers/net/hns3/hns3_cmd.h +++ b/drivers/net/hns3/hns3_cmd.h @@ -322,6 +322,7 @@ enum HNS3_CAPS_BITS { HNS3_CAPS_RAS_IMP_B, HNS3_CAPS_RXD_ADV_LAYOUT_B = 15, HNS3_CAPS_TM_B = 19, + HNS3_CAPS_GRO_B = 20, }; /* Capabilities of VF dependent on the PF */ diff --git a/drivers/net/hns3/hns3_common.c b/drivers/net/hns3/hns3_common.c index 3dce7a9a31..5d9df03733 100644 --- a/drivers/net/hns3/hns3_common.c +++ b/drivers/net/hns3/hns3_common.c @@ -70,8 +70,7 @@ hns3_dev_infos_get(struct rte_eth_dev *eth_dev, struct rte_eth_dev_info *info) RTE_ETH_RX_OFFLOAD_SCATTER | RTE_ETH_RX_OFFLOAD_VLAN_STRIP | RTE_ETH_RX_OFFLOAD_VLAN_FILTER | - RTE_ETH_RX_OFFLOAD_RSS_HASH | - RTE_ETH_RX_OFFLOAD_TCP_LRO); + RTE_ETH_RX_OFFLOAD_RSS_HASH); info->tx_offload_capa = (RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM | RTE_ETH_TX_OFFLOAD_IPV4_CKSUM | RTE_ETH_TX_OFFLOAD_TCP_CKSUM | @@ -99,6 +98,8 @@ hns3_dev_infos_get(struct rte_eth_dev *eth_dev, struct rte_eth_dev_info *info) if (hns3_dev_get_support(hw, PTP)) info->rx_offload_capa |= RTE_ETH_RX_OFFLOAD_TIMESTAMP; + if (hns3_dev_get_support(hw, GRO)) + info->rx_offload_capa |= RTE_ETH_RX_OFFLOAD_TCP_LRO; info->rx_desc_lim = (struct rte_eth_desc_lim) { .nb_max = HNS3_MAX_RING_DESC, diff --git a/drivers/net/hns3/hns3_dump.c b/drivers/net/hns3/hns3_dump.c index e3dbc5ea27..bac4427227 100644 --- a/drivers/net/hns3/hns3_dump.c +++ b/drivers/net/hns3/hns3_dump.c @@ -101,6 +101,7 @@ hns3_get_dev_feature_capability(FILE *file, struct hns3_hw *hw) {HNS3_DEV_SUPPORT_RAS_IMP_B, "RAS IMP"}, {HNS3_DEV_SUPPORT_TM_B, "TM"}, {HNS3_DEV_SUPPORT_VF_VLAN_FLT_MOD_B, "VF VLAN FILTER MOD"}, + {HNS3_DEV_SUPPORT_GRO_B, "GRO"} }; uint32_t i; diff --git a/drivers/net/hns3/hns3_ethdev.c b/drivers/net/hns3/hns3_ethdev.c index 03ddc14eae..f1131f4ba8 100644 --- a/drivers/net/hns3/hns3_ethdev.c +++ b/drivers/net/hns3/hns3_ethdev.c @@ -2726,10 +2726,6 @@ hns3_get_capability(struct hns3_hw *hw) struct hns3_pf *pf = &hns->pf; int ret; - ret = hns3_get_pci_revision_id(hw, &hw->revision); - if (ret) - return ret; - ret = hns3_query_mac_stats_reg_num(hw); if (ret) return ret; @@ -4592,6 +4588,10 @@ hns3_init_pf(struct rte_eth_dev *eth_dev) /* Get hardware io base address from pcie BAR2 IO space */ hw->io_base = pci_dev->mem_resource[2].addr; + ret = hns3_get_pci_revision_id(hw, &hw->revision); + if (ret) + return ret; + /* Firmware command queue initialize */ ret = hns3_cmd_init_queue(hw); if (ret) { diff --git a/drivers/net/hns3/hns3_ethdev.h b/drivers/net/hns3/hns3_ethdev.h index f86512bd35..a3dd4b45c2 100644 --- a/drivers/net/hns3/hns3_ethdev.h +++ b/drivers/net/hns3/hns3_ethdev.h @@ -884,6 +884,7 @@ enum hns3_dev_cap { HNS3_DEV_SUPPORT_RAS_IMP_B, HNS3_DEV_SUPPORT_TM_B, HNS3_DEV_SUPPORT_VF_VLAN_FLT_MOD_B, + HNS3_DEV_SUPPORT_GRO_B, }; #define hns3_dev_get_support(hw, _name) \ diff --git a/drivers/net/hns3/hns3_ethdev_vf.c b/drivers/net/hns3/hns3_ethdev_vf.c index 3874148815..3cbf2ed2a7 100644 --- a/drivers/net/hns3/hns3_ethdev_vf.c +++ b/drivers/net/hns3/hns3_ethdev_vf.c @@ -762,10 +762,6 @@ hns3vf_get_capability(struct hns3_hw *hw) { int ret; - ret = hns3_get_pci_revision_id(hw, &hw->revision); - if (ret) - return ret; - if (hw->revision < PCI_REVISION_ID_HIP09_A) { hns3_set_default_dev_specifications(hw); hw->intr.mapping_mode = HNS3_INTR_MAPPING_VEC_RSV_ONE; @@ -1418,6 +1414,10 @@ hns3vf_init_vf(struct rte_eth_dev *eth_dev) /* Get hardware io base address from pcie BAR2 IO space */ hw->io_base = pci_dev->mem_resource[2].addr; + ret = hns3_get_pci_revision_id(hw, &hw->revision); + if (ret) + return ret; + /* Firmware command queue initialize */ ret = hns3_cmd_init_queue(hw); if (ret) { diff --git a/drivers/net/hns3/hns3_rxtx.c b/drivers/net/hns3/hns3_rxtx.c index 5db0d3418c..9d473dbc22 100644 --- a/drivers/net/hns3/hns3_rxtx.c +++ b/drivers/net/hns3/hns3_rxtx.c @@ -3124,6 +3124,9 @@ hns3_config_gro(struct hns3_hw *hw, bool en) struct hns3_cmd_desc desc; int ret; + if (!hns3_dev_get_support(hw, GRO)) + return 0; + hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_GRO_GENERIC_CONFIG, false); req = (struct hns3_cfg_gro_status_cmd *)desc.data; -- 2.25.1 --- Diff of the applied patch vs upstream commit (please double-check if non-empty: --- --- - 2023-12-11 17:56:24.330617800 +0800 +++ 0036-net-hns3-fix-LRO-offload-to-report.patch 2023-12-11 17:56:22.967652300 +0800 @@ -1 +1 @@ -From a4b2c6815abd3e39daca2e2c93334b813e6a0be4 Mon Sep 17 00:00:00 2001 +From 36f408b7d8be653b1c529b71f8d7651dbc6f4f68 Mon Sep 17 00:00:00 2001 @@ -4,0 +5,3 @@ +Cc: Xueming Li + +[ upstream commit a4b2c6815abd3e39daca2e2c93334b813e6a0be4 ] @@ -18 +20,0 @@ -Cc: stable@dpdk.org @@ -26 +28 @@ - drivers/net/hns3/hns3_dump.c | 3 ++- + drivers/net/hns3/hns3_dump.c | 1 + @@ -31 +33 @@ - 8 files changed, 34 insertions(+), 12 deletions(-) + 8 files changed, 33 insertions(+), 11 deletions(-) @@ -34 +36 @@ -index 62c55f347f..a5c4c11dc8 100644 +index 8f5c373acf..1dd4b7a8fc 100644 @@ -37 +39,3 @@ -@@ -513,6 +513,8 @@ hns3_parse_capability(struct hns3_hw *hw, +@@ -507,6 +507,8 @@ hns3_parse_capability(struct hns3_hw *hw, + hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_RAS_IMP_B, 1); + if (hns3_get_bit(caps, HNS3_CAPS_TM_B)) @@ -39,2 +42,0 @@ - if (hns3_get_bit(caps, HNS3_CAPS_FC_AUTO_B)) - hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_FC_AUTO_B, 1); @@ -46 +48 @@ -@@ -547,6 +549,19 @@ hns3_set_dcb_capability(struct hns3_hw *hw) +@@ -541,6 +543,19 @@ hns3_set_dcb_capability(struct hns3_hw *hw) @@ -66 +68 @@ -@@ -565,7 +580,7 @@ hns3_cmd_query_firmware_version_and_capability(struct hns3_hw *hw) +@@ -559,7 +574,7 @@ hns3_cmd_query_firmware_version_and_capability(struct hns3_hw *hw) @@ -76 +78 @@ -index 3f2bb4fd29..79a8c1edad 100644 +index eb394c9dec..0a4d59bd9b 100644 @@ -79 +81 @@ -@@ -323,6 +323,7 @@ enum HNS3_CAPS_BITS { +@@ -322,6 +322,7 @@ enum HNS3_CAPS_BITS { @@ -84 +85,0 @@ - HNS3_CAPS_FC_AUTO_B = 30, @@ -86,0 +88 @@ + /* Capabilities of VF dependent on the PF */ @@ -88 +90 @@ -index c4d47f43fe..9327adbdc1 100644 +index 3dce7a9a31..5d9df03733 100644 @@ -111 +113 @@ -index 5c21ff0a33..cb369be5be 100644 +index e3dbc5ea27..bac4427227 100644 @@ -114 +116 @@ -@@ -104,7 +104,8 @@ hns3_get_dev_feature_capability(FILE *file, struct hns3_hw *hw) +@@ -101,6 +101,7 @@ hns3_get_dev_feature_capability(FILE *file, struct hns3_hw *hw) @@ -118,2 +119,0 @@ -- {HNS3_DEV_SUPPORT_FC_AUTO_B, "FC AUTO"} -+ {HNS3_DEV_SUPPORT_FC_AUTO_B, "FC AUTO"}, @@ -125 +125 @@ -index 472737e8a8..941d047bf1 100644 +index 03ddc14eae..f1131f4ba8 100644 @@ -128 +128 @@ -@@ -2722,10 +2722,6 @@ hns3_get_capability(struct hns3_hw *hw) +@@ -2726,10 +2726,6 @@ hns3_get_capability(struct hns3_hw *hw) @@ -139 +139 @@ -@@ -4582,6 +4578,10 @@ hns3_init_pf(struct rte_eth_dev *eth_dev) +@@ -4592,6 +4588,10 @@ hns3_init_pf(struct rte_eth_dev *eth_dev) @@ -151 +151 @@ -index 0e8d043704..668f141e32 100644 +index f86512bd35..a3dd4b45c2 100644 @@ -154 +154,2 @@ -@@ -888,6 +888,7 @@ enum hns3_dev_cap { +@@ -884,6 +884,7 @@ enum hns3_dev_cap { + HNS3_DEV_SUPPORT_RAS_IMP_B, @@ -157 +157,0 @@ - HNS3_DEV_SUPPORT_FC_AUTO_B, @@ -163 +163 @@ -index 5f3422d14e..0a227e6e45 100644 +index 3874148815..3cbf2ed2a7 100644 @@ -166 +166 @@ -@@ -681,10 +681,6 @@ hns3vf_get_capability(struct hns3_hw *hw) +@@ -762,10 +762,6 @@ hns3vf_get_capability(struct hns3_hw *hw) @@ -177 +177 @@ -@@ -1337,6 +1333,10 @@ hns3vf_init_vf(struct rte_eth_dev *eth_dev) +@@ -1418,6 +1414,10 @@ hns3vf_init_vf(struct rte_eth_dev *eth_dev) @@ -189 +189 @@ -index f28ca040be..09b7e90c70 100644 +index 5db0d3418c..9d473dbc22 100644 @@ -192 +192 @@ -@@ -3125,6 +3125,9 @@ hns3_config_gro(struct hns3_hw *hw, bool en) +@@ -3124,6 +3124,9 @@ hns3_config_gro(struct hns3_hw *hw, bool en)